DE4 User Manual
47
www.terasic.com
June 20, 2018
M2_DDR2_DQS_n2
DDR2 Data Strobe n[2]
Differential 1.8-V SSTL
Class I
PIN_C15
M2_DDR2_DQS_p2
DDR2 Data Strobe p[2]
Differential 1.8-V SSTL
Class I
PIN_D15
M2_DDR2_DM2
DDR2 Data Mask [2]
SSTL-18 Class I
PIN_G15
M2_DDR2_DQ18
DDR Data [18]
SSTL-18 Class I
PIN_F15
M2_DDR2_DQ22
DDR Data [22]
SSTL-18 Class I
PIN_G16
M2_DDR2_DQ19
DDR Data [19]
SSTL-18 Class I
PIN_D16
M2_DDR2_DQ23
DDR Data [23]
SSTL-18 Class I
PIN_G17
M2_DDR2_DQ24
DDR Data [24]
SSTL-18 Class I
PIN_C17
M2_DDR2_DQ28
DDR Data [28]
SSTL-18 Class I
PIN_C18
M2_DDR2_DQ25
DDR Data [25]
SSTL-18 Class I
PIN_E17
M2_DDR2_DQ29
DDR Data [29]
SSTL-18 Class I
PIN_D18
M2_DDR2_DM3
DDR2 Data Mask [3]
SSTL-18 Class I
PIN_F17
M2_DDR2_DQS_n3
DDR2 Data Strobe n[3]
Differential 1.8-V SSTL
Class I
PIN_F18
M2_DDR2_DQS_p3
DDR2 Data Strobe p[3]
Differential 1.8-V SSTL
Class I
PIN_G18
M2_DDR2_DQ26
DDR Data [26]
SSTL-18 Class I
PIN_F19
M2_DDR2_DQ30
DDR Data [30]
SSTL-18 Class I
PIN_F20
M2_DDR2_DQ27
DDR Data [27]
SSTL-18 Class I
PIN_G19
M2_DDR2_DQ31
DDR Data [31]
SSTL-18 Class I
PIN_G20
M2_DDR2_CKE0
Clock Enable pin 0 for DDR2
SSTL-18 Class I
PIN_D11
M2_DDR2_CKE1
Clock Enable pin 1 for DDR2
SSTL-18 Class I
PIN_K12
M2_DDR2_A15
DDR2 Address [15]
SSTL-18 Class I
PIN_M13
M2_DDR2_BA2
DDR2 Bank Address [2]
SSTL-18 Class I
PIN_B10
M2_DDR2_A14
DDR2 Address [14]
SSTL-18 Class I
PIN_K14
M2_DDR2_A12
DDR2 Address [12]
SSTL-18 Class I
PIN_N15
M2_DDR2_A11
DDR2 Address [11]
SSTL-18 Class I
PIN_L14
M2_DDR2_A9
DDR2 Address [9]
SSTL-18 Class I
PIN_M14
M2_DDR2_A7
DDR2 Address [7]
SSTL-18 Class I
PIN_N13
M2_DDR2_A8
DDR2 Address [8]
SSTL-18 Class I
PIN_A10
M2_DDR2_A6
DDR2 Address [6]
SSTL-18 Class I
PIN_A11
M2_DDR2_A5
DDR2 Address [5]
SSTL-18 Class I
PIN_C11
M2_DDR2_A4
DDR2 Address [4]
SSTL-18 Class I
PIN_C13
M2_DDR2_A3
DDR2 Address [3]
SSTL-18 Class I
PIN_R14
M2_DDR2_A2
DDR2 Address [2]
SSTL-18 Class I
PIN_D14
M2_DDR2_A1
DDR2 Address [1]
SSTL-18 Class I
PIN_B11
M2_DDR2_A0
DDR2 Address [0]
SSTL-18 Class I
PIN_B14
M2_DDR2_A10
DDR2 Address [10]
SSTL-18 Class I
PIN_R18
M2_DDR2_BA1
DDR2 Bank Address [1]
SSTL-18 Class I
PIN_C14
M2_DDR2_BA0
DDR2 Bank Address [0]
SSTL-18 Class I
PIN_C12
M2_DDR2_RAS_n
DDR2 Row Address Strobe
SSTL-18 Class I
PIN_J18
Summary of Contents for ALTERA DE4
Page 1: ...DE4 User Manual 1 www terasic com June 20 2018 ...
Page 54: ...DE4 User Manual 54 www terasic com June 20 2018 ...
Page 83: ...DE4 User Manual 83 www terasic com June 20 2018 Figure 3 8 Access DDR2 SO DIMM memory ...
Page 92: ...DE4 User Manual 92 www terasic com June 20 2018 Figure 3 17 Fan Control of the DE4 ...
Page 150: ...DE4 User Manual 150 www terasic com June 20 2018 Figure 5 35 SOPC builder ...