DE4 User Manual
156
www.terasic.com
June 20, 2018
Figure 5
–40 Serial ATA loopback design setup
5
5
.
.
1
1
0
0
H
H
i
i
g
g
h
h
-
-
S
S
p
p
e
e
e
e
d
d
M
M
e
e
z
z
z
z
a
a
n
n
i
i
n
n
e
e
C
C
a
a
r
r
d
d
(
(
H
H
S
S
M
M
C
C
)
)
The HSMC loopback demonstration reference design observes the traffic flow with a HSMC
loopback adapter which provides a quick way to implement your own design utilizing the
transceiver signals situated on the HSMC interface. This design also helps you verify the
transceiver signals functionality for ports A and B of the HSMC interface. A total of 8 transceiver
pairs on the HSMC port B are tested, while a total of 4 transceiver pairs are tested on HSMC port A.
H
H
S
S
M
M
C
C
P
P
o
o
r
r
t
t
A
A
L
L
o
o
o
o
p
p
b
b
a
a
c
c
k
k
T
T
e
e
s
s
t
t
:
:
Demonstration Source Code
Quartus Project directory:
DE4_HSMA_LOOPBACK_TEST
FPGA Bit Stream: DE4_HSMA_LOOPBACK_TEST.sof
Summary of Contents for ALTERA DE4
Page 1: ...DE4 User Manual 1 www terasic com June 20 2018 ...
Page 54: ...DE4 User Manual 54 www terasic com June 20 2018 ...
Page 83: ...DE4 User Manual 83 www terasic com June 20 2018 Figure 3 8 Access DDR2 SO DIMM memory ...
Page 92: ...DE4 User Manual 92 www terasic com June 20 2018 Figure 3 17 Fan Control of the DE4 ...
Page 150: ...DE4 User Manual 150 www terasic com June 20 2018 Figure 5 35 SOPC builder ...