DE4 User Manual
4
www.terasic.com
June 20, 2018
Chapter 1
Overview
This chapter provides an overview of the DE4 Development Board and details the components and
features of the board.
1
1
.
.
1
1
G
G
e
e
n
n
e
e
r
r
a
a
l
l
D
D
e
e
s
s
c
c
r
r
i
i
p
p
t
t
i
i
o
o
n
n
The DE4 Development Board provides the ideal hardware platform for system designs that demand
high-performance, serial connectivity, and advanced memory interfacing. Developed specifically to
address the rapidly evolving requirements in many end markets for greater bandwidth, improved
jitter performance, and lower power consumption. The DE4 is powered by the Stratix® IV GX
device and supported by industry-standard peripherals, connectors and interfaces that offer a rich set
of features that is suitable for a wide range of compute-intensive applications.
The advantages of the Stratix® IV GX FPGA platform with integrated transceivers have allowed
the DE4 to fully compliant with version 2.0 of the PCI Express standard. This will accelerate
mainstream development of PCI Express-based applications enabling customers to deploy designs
for a broad range of high-speed connectivity applications. The DE4 coupled with serial ATA (SATA)
interfaces, offer a solution for developing storage applications. The DE4 delivers fully tested and
supported connectivity targeted reference design that integrates built-in blocks for PCI Express,
SATA transceiver verification testing, and Gigabit Ethernet protocol.
The DE4 is supported by multiple reference designs and two High-Speed Mezzanine Card (HSMC)
connectors that allow scaling and customization with mezzanine daughter cards. For large-scale
ASIC prototype development, it can be established by a cable connecting to multiple DE4/FPGA
boards through the HSMC connectors.
It is highly recommended that users read the
DE4
Getting Started Guide
before using the DE4
Summary of Contents for ALTERA DE4
Page 1: ...DE4 User Manual 1 www terasic com June 20 2018 ...
Page 54: ...DE4 User Manual 54 www terasic com June 20 2018 ...
Page 83: ...DE4 User Manual 83 www terasic com June 20 2018 Figure 3 8 Access DDR2 SO DIMM memory ...
Page 92: ...DE4 User Manual 92 www terasic com June 20 2018 Figure 3 17 Fan Control of the DE4 ...
Page 150: ...DE4 User Manual 150 www terasic com June 20 2018 Figure 5 35 SOPC builder ...