DE4 User Manual
37
www.terasic.com
June 20, 2018
132
HSMA_RX_p13
LVDS RX bit 13 or CMOS I/O
LVDS or 2.5-V PIN_AT31
133
HSMA_TX_n13
LVDS TX bit 13n or CMOS I/O
LVDS or 2.5-V PIN_AL31
134
HSMA_RX_n13
LVDS RX bit 13n or CMOS I/O
LVDS or 2.5-V PIN_AU31
137
HSMA_TX_p14
LVDS TX bit 14 or CMOS I/O
LVDS or 2.5-V PIN_AJ31
138
HSMA_RX_p14
LVDS RX bit 14 or CMOS I/O
LVDS or 2.5-V PIN_AP35
139
HSMA_TX_n14
LVDS TX bit 14n or CMOS I/O
LVDS or 2.5-V PIN_AH30
140
HSMA_RX_n14
LVDS RX bit 14n or CMOS I/O
LVDS or 2.5-V PIN_AR35
143
HSMA_TX_p15
LVDS TX bit 15 or CMOS I/O
LVDS or 2.5-V PIN_AL29
144
HSMA_RX_p15
LVDS RX bit 15 or CMOS I/O
LVDS or 2.5-V PIN_AN32
145
HSMA_TX_n15
LVDS TX bit 15n or CMOS I/O
LVDS or 2.5-V PIN_AM29
146
HSMA_RX_n15
LVDS RX bit 15n or CMOS I/O
LVDS or 2.5-V PIN_AP33
149
HSMA_TX_p16
LVDS TX bit 16 or CMOS I/O
LVDS or 2.5-V PIN_AK30
150
HSMA_RX_p16
LVDS RX bit 16 or CMOS I/O
LVDS or 2.5-V PIN_AT34
151
HSMA_TX_n16
LVDS TX bit 16n or CMOS I/O
LVDS or 2.5-V PIN_AL30
152
HSMA_RX_n16
LVDS RX bit 16n or CMOS I/O
LVDS or 2.5-V PIN_AR34
155
HSMA_CLKOUT_p2
LVDS TX or CMOS I/O or
differential clock input/output
LVDS or 2.5-V PIN_AG34
156
HSMA_CLKIN_p2
LVDS RX or CMOS I/O or
differential clock input
LVDS or 2.5-V PIN_AF34
157
HSMA_CLKOUT_n2
LVDS TX or CMOS I/O or
differential clock input/output
LVDS or 2.5-V PIN_AG35
158
HSMA_CLKIN_n2
LVDS RX or CMOS I/O or
differential clock input
LVDS or 2.5-V PIN_AE35
Note for
Table 2–11
:
*The signals E_HSMC_SDA and E_HSMC_SCL are level-shifted from 3.3V (FPGA) to 1.8V
(HSMC).
2
2
.
.
6
6
G
G
P
P
I
I
O
O
E
E
x
x
p
p
a
a
n
n
s
s
i
i
o
o
n
n
H
H
e
e
a
a
d
d
e
e
r
r
s
s
The DE4 Board consists of two 40-pin expansion headers as shown in
Figure 2–18
. Each header
has 36 pins connected to the Stratix IV GX FPGA, with the other 4 pins providing DC +5V (VCC5),
DC +3.3V (VCC33), and two GND pins. Among these 36 I/O pins for connector JP3, there are 2
pins connected to the differential clock inputs of the FPGA. The I/O pins on the expansion headers
have a 3.0-V I/O standard.
Summary of Contents for ALTERA DE4
Page 1: ...DE4 User Manual 1 www terasic com June 20 2018 ...
Page 54: ...DE4 User Manual 54 www terasic com June 20 2018 ...
Page 83: ...DE4 User Manual 83 www terasic com June 20 2018 Figure 3 8 Access DDR2 SO DIMM memory ...
Page 92: ...DE4 User Manual 92 www terasic com June 20 2018 Figure 3 17 Fan Control of the DE4 ...
Page 150: ...DE4 User Manual 150 www terasic com June 20 2018 Figure 5 35 SOPC builder ...