DE4 User Manual
34
www.terasic.com
June 20, 2018
140
HSMB_RX_n14
LVDS RX bit 14n or CMOS I/O LVDS or 2.5-V PIN_P6
143
HSMB_TX_p15
LVDS TX bit 15 or CMOS I/O
LVDS or 2.5-V PIN_T10
144
HSMB_RX_p15
LVDS RX bit 15 or CMOS I/O
LVDS or 2.5-V PIN_V6
145
HSMB_TX_n15
LVDS TX bit 15n or CMOS I/O LVDS or 2.5-V PIN_R10
146
HSMB_RX_n15
LVDS RX bit 15n or CMOS I/O LVDS or 2.5-V PIN_U5
149
HSMB_TX_p16
LVDS TX bit 16 or CMOS I/O
LVDS or 2.5-V PIN_V12
150
HSMB_RX_p16
LVDS RX bit 16 or CMOS I/O
LVDS or 2.5-V PIN_W8
151
HSMB_TX_n16
LVDS TX bit 16n or CMOS I/O LVDS or 2.5-V PIN_V11
152
HSMB_RX_n16
LVDS RX bit 16n or CMOS I/O LVDS or 2.5-V PIN_W7
155
HSMB_CLKOUT_p2
LVDS TX or CMOS I/O or
differential clock input/output
LVDS or 2.5-V PIN_W12
156
HSMB_CLKIN_p2
LVDS RX or CMOS I/O or
differential clock input
LVDS or 2.5-V PIN_W6
157
HSMB_CLKOUT_n2
LVDS TX or CMOS I/O or
differential clock input/output
LVDS or 2.5-V PIN_W11
158
HSMB_CLKIN_n2
LVDS RX or CMOS I/O or
differential clock input
LVDS or 2.5-V PIN_W5
Note for
Table 2–10
:
*The signals E_HSMC_SDA and E_HSMC_SCL are level-shifted from 3.3V (FPGA) to 1.8V
(HSMC).
Table 2–11 HSMC Port A Pin Assignments, Schematic Signal Names, and Functions
HSMC Pin # Schematic Signal Name Description
I/O Standard
Stratix IV GX
Pin Number
1
-
-
-
-
2
-
-
-
-
3
-
-
-
-
4
-
-
-
-
5
-
-
-
-
6
-
-
-
-
7
-
-
-
-
8
-
-
-
-
9
-
-
-
-
10
-
-
-
-
11
-
-
-
-
12
-
-
-
-
13
-
-
-
-
14
-
-
-
-
15
-
-
-
-
16
-
-
-
-
17
HSMA_GXB_TX_p3
Transceiver TX bit 3
1.4-V PCML
PIN_B36
Summary of Contents for ALTERA DE4
Page 1: ...DE4 User Manual 1 www terasic com June 20 2018 ...
Page 54: ...DE4 User Manual 54 www terasic com June 20 2018 ...
Page 83: ...DE4 User Manual 83 www terasic com June 20 2018 Figure 3 8 Access DDR2 SO DIMM memory ...
Page 92: ...DE4 User Manual 92 www terasic com June 20 2018 Figure 3 17 Fan Control of the DE4 ...
Page 150: ...DE4 User Manual 150 www terasic com June 20 2018 Figure 5 35 SOPC builder ...