DE4 User Manual
32
www.terasic.com
June 20, 2018
24
HSMB_GXB_RX_n2
Transceiver RX bit 2n
1.4-V PCML
PIN_U1
25
HSMB_GXB_TX_p1
Transceiver TX bit 1
1.4-V PCML
PIN_AB4
26
HSMB_GXB_RX_p1
Transceiver RX bit 1
1.4-V PCML
PIN_AC2
27
HSMB_GXB_TX_n1
Transceiver TX bit 1n
1.4-V PCML
PIN_AB3
28
HSMB_GXB_RX_n1
Transceiver RX bit 1n
1.4-V PCML
PIN_AC1
29
HSMB_GXB_TX_p0
Transceiver TX bit 0
1.4-V PCML
PIN_AD4
30
HSMB_GXB_RX_p0
Transceiver RX bit 0
1.4-V PCML
PIN_AE2
31
HSMB_GXB_TX_n0
Transceiver TX bit 0n
1.4-V PCML
PIN_AD3
32
HSMB_GXB_RX_n0
Transceiver RX bit 0n
1.4-V PCML
PIN_AE1
33
E_HSMC_SDA
Management serial data
1.8-V(*)
PIN_M19
34
E_HSMC_SCL
Management serial clock
1.8-V(*)
PIN_L19
35
HSMC_TCK
JTAG clock signal
2.5-V
-
36
HSMC_TMS
JTAG mode select signal
2.5-V
-
37
HSMB_TDO
JTAG data output
2.5-V
-
38
HSMC_TDI
JTAG data input
2.5-V
-
39
HSMB_OUT0
CMOS I/O
LVDS or 2.5-V PIN_L8
40
HSMB_CLKIN0
Dedicated clock input
LVDS or 2.5-V PIN_AA5
41
HSMB_D0
LVDS TX or CMOS I/O
LVDS or 2.5-V PIN_H10
42
HSMB_D1
LVDS RX or CMOS I/O
LVDS or 2.5-V PIN_D6
43
HSMB_D2
LVDS TX or CMOS I/O
LVDS or 2.5-V PIN_G10
44
HSMB_D3
LVDS RX or CMOS I/O
LVDS or 2.5-V PIN_C6
47
HSMB_TX_p0
LVDS TX bit 0 or CMOS I/O
LVDS or 2.5-V PIN_K9
48
HSMB_RX_p0
LVDS RX bit 0 or CMOS I/O
LVDS or 2.5-V PIN_D5
49
HSMB_TX_n0
LVDS TX bit 0n or CMOS I/O
LVDS or 2.5-V PIN_J9
50
HSMB_RX_n0
LVDS RX bit 0n or CMOS I/O
LVDS or 2.5-V PIN_C5
53
HSMB_TX_p1
LVDS TX bit 1 or CMOS I/O
LVDS or 2.5-V PIN_K10
54
HSMB_RX_p1
LVDS RX bit 1 or CMOS I/O
LVDS or 2.5-V PIN_D10
55
HSMB_TX_n1
LVDS TX bit 1n or CMOS I/O
LVDS or 2.5-V PIN_J10
56
HSMB_RX_n1
LVDS RX bit 1n or CMOS I/O
LVDS or 2.5-V PIN_C10
59
HSMB_TX_p2
LVDS TX bit 2 or CMOS I/O
LVDS or 2.5-V PIN_N11
60
HSMB_RX_p2
LVDS RX bit 2 or CMOS I/O
LVDS or 2.5-V PIN_D9
61
HSMB_TX_n2
LVDS TX bit 2n or CMOS I/O
LVDS or 2.5-V PIN_N10
62
HSMB_RX_n2
LVDS RX bit 2n or CMOS I/O
LVDS or 2.5-V PIN_C9
65
HSMB_TX_p3
LVDS TX bit 3 or CMOS I/O
LVDS or 2.5-V PIN_N12
66
HSMB_RX_p3
LVDS RX bit 3 or CMOS I/O
LVDS or 2.5-V PIN_D8
67
HSMB_TX_n3
LVDS TX bit 3n or CMOS I/O
LVDS or 2.5-V PIN_M12
68
HSMB_RX_n3
LVDS RX bit 3n or CMOS I/O
LVDS or 2.5-V PIN_C8
71
HSMB_TX_p4
LVDS TX bit 4 or CMOS I/O
LVDS or 2.5-V PIN_R12
72
HSMB_RX_p4
LVDS RX bit 4 or CMOS I/O
LVDS or 2.5-V PIN_D7
73
HSMB_TX_n4
LVDS TX bit 4n or CMOS I/O
LVDS or 2.5-V PIN_R11
74
HSMB_RX_n4
LVDS RX bit 4n or CMOS I/O
LVDS or 2.5-V PIN_C7
77
HSMB_TX_p5
LVDS TX bit 5 or CMOS I/O
LVDS or 2.5-V PIN_T13
78
HSMB_RX_p5
LVDS RX bit 5 or CMOS I/O
LVDS or 2.5-V PIN_F10
Summary of Contents for ALTERA DE4
Page 1: ...DE4 User Manual 1 www terasic com June 20 2018 ...
Page 54: ...DE4 User Manual 54 www terasic com June 20 2018 ...
Page 83: ...DE4 User Manual 83 www terasic com June 20 2018 Figure 3 8 Access DDR2 SO DIMM memory ...
Page 92: ...DE4 User Manual 92 www terasic com June 20 2018 Figure 3 17 Fan Control of the DE4 ...
Page 150: ...DE4 User Manual 150 www terasic com June 20 2018 Figure 5 35 SOPC builder ...