DE4 User Manual
9
www.terasic.com
June 20, 2018
Stratix IV GX FPGA
EP4SGX230C2
o
228,000 logic elements (LEs)
o
17,133 total memory Kbits
o
1,288 18x18-bit multipliers blocks
o
2 PCI Express hard IP blocks
o
744 user I/Os
o
8 phase locked loops (PLLs)
EP4SGX530C2
o
531,200 logic elements (LEs)
o
27,376K total memory Kbits
o
1,024 18x18-bit multipliers blocks
o
4 PCI Express hard IP Blocks
o
744 user I/Os
o
8 phase locked loops (PLLs)
Configuration device and USB Blaster circuit
MAXII CPLD EPM2210 System Controller and Fast Passive Parallel (FPP) configuration
On-board USB Blaster for use with the Quartus II Programmer
Programmable PLL timing chip configured via MAX II CPLD
Support JTAG mode
Memory devices
64MB Flash (32M x16) with a 16-bit data bus
2MB SSRAM (1M x 16)
2Kb EEPROM
Summary of Contents for ALTERA DE4
Page 1: ...DE4 User Manual 1 www terasic com June 20 2018 ...
Page 54: ...DE4 User Manual 54 www terasic com June 20 2018 ...
Page 83: ...DE4 User Manual 83 www terasic com June 20 2018 Figure 3 8 Access DDR2 SO DIMM memory ...
Page 92: ...DE4 User Manual 92 www terasic com June 20 2018 Figure 3 17 Fan Control of the DE4 ...
Page 150: ...DE4 User Manual 150 www terasic com June 20 2018 Figure 5 35 SOPC builder ...