DE4 User Manual
35
www.terasic.com
June 20, 2018
18
HSMA_GXB_RX_p3
Transceiver RX bit 3
1.4-V PCML
PIN_C38
19
HSMA_GXB_TX_n3
Transceiver TX bit 3n
1.4-V PCML
PIN_B37
20
HSMA_GXB_RX_n3
Transceiver RX bit 3n
1.4-V PCML
PIN_C39
21
HSMA_GXB_TX_p2
Transceiver TX bit 2
1.4-V PCML
PIN_D36
22
HSMA_GXB_RX_p2
Transceiver RX bit 2
1.4-V PCML
PIN_E38
23
HSMA_GXB_TX_n2
Transceiver TX bit 2n
1.4-V PCML
PIN_D37
24
HSMA_GXB_RX_n2
Transceiver RX bit 2n
1.4-V PCML
PIN_E39
25
HSMA_GXB_TX_p1
Transceiver TX bit 1
1.4-V PCML
PIN_K36
26
HSMA_GXB_RX_p1
Transceiver RX bit 1
1.4-V PCML
PIN_L38
27
HSMA_GXB_TX_n1
Transceiver TX bit 1n
1.4-V PCML
PIN_K37
28
HSMA_GXB_RX_n1
Transceiver RX bit 1n
1.4-V PCML
PIN_L39
29
HSMA_GXB_TX_p0
Transceiver TX bit 0
1.4-V PCML
PIN_M36
30
HSMA_GXB_RX_p0
Transceiver RX bit 0
1.4-V PCML
PIN_N38
31
HSMA_GXB_TX_n0
Transceiver TX bit 0n
1.4-V PCML
PIN_M37
32
HSMA_GXB_RX_n0
Transceiver RX bit 0n
1.4-V PCML
PIN_N39
33
E_HSMC_SDA
Management serial data
1.8-V(*)
PIN_M19
34
E_HSMC_SCL
Management serial clock
1.8-V(*)
PIN_L19
35
HSMC_TCK
JTAG clock signal
2.5-V
-
36
HSMC_TMS
JTAG mode select signal
2.5-V
-
37
HSMA_TDO
JTAG data output
2.5-V
-
38
HSMA_TDI
JTAG data input
2.5-V
-
39
HSMA_OUT0
CMOS I/O
LVDS or 2.5-V PIN_AF29
40
HSMA_CLKIN0
Dedicated clock input
LVDS or 2.5-V PIN_AC34
41
HSMA_D0
LVDS TX or CMOS I/O
LVDS or 2.5-V PIN_AC26
42
HSMA_D1
LVDS RX or CMOS I/O
LVDS or 2.5-V PIN_AC31
43
HSMA_D2
LVDS TX or CMOS I/O
LVDS or 2.5-V PIN_AD26
44
HSMA_D3
LVDS RX or CMOS I/O
LVDS or 2.5-V PIN_AC32
47
HSMA_TX_p0
LVDS TX bit 0 or CMOS I/O
LVDS or 2.5-V PIN_AB27
48
HSMA_RX_p0
LVDS RX bit 0 or CMOS I/O
LVDS or 2.5-V PIN_AJ32
49
HSMA_TX_n0
LVDS TX bit 0n or CMOS I/O
LVDS or 2.5-V PIN_AB28
50
HSMA_RX_n0
LVDS RX bit 0n or CMOS I/O
LVDS or 2.5-V PIN_AK33
53
HSMA_TX_p1
LVDS TX bit 1 or CMOS I/O
LVDS or 2.5-V PIN_AB30
54
HSMA_RX_p1
LVDS RX bit 1 or CMOS I/O
LVDS or 2.5-V PIN_AH34
55
HSMA_TX_n1
LVDS TX bit 1n or CMOS I/O
LVDS or 2.5-V PIN_AB31
56
HSMA_RX_n1
LVDS RX bit 1n or CMOS I/O
LVDS or 2.5-V PIN_AH35
59
HSMA_TX_p2
LVDS TX bit 2 or CMOS I/O
LVDS or 2.5-V PIN_AD27
60
HSMA_RX_p2
LVDS RX bit 2 or CMOS I/O
LVDS or 2.5-V PIN_AJ34
61
HSMA_TX_n2
LVDS TX bit 2n or CMOS I/O
LVDS or 2.5-V PIN_AE27
62
HSMA_RX_n2
LVDS RX bit 2n or CMOS I/O
LVDS or 2.5-V PIN_AJ35
65
HSMA_TX_p3
LVDS TX bit 3 or CMOS I/O
LVDS or 2.5-V PIN_AD28
66
HSMA_RX_p3
LVDS RX bit 3 or CMOS I/O
LVDS or 2.5-V PIN_AK34
67
HSMA_TX_n3
LVDS TX bit 3n or CMOS I/O
LVDS or 2.5-V PIN_AD29
68
HSMA_RX_n3
LVDS RX bit 3n or CMOS I/O
LVDS or 2.5-V PIN_AK35
Summary of Contents for ALTERA DE4
Page 1: ...DE4 User Manual 1 www terasic com June 20 2018 ...
Page 54: ...DE4 User Manual 54 www terasic com June 20 2018 ...
Page 83: ...DE4 User Manual 83 www terasic com June 20 2018 Figure 3 8 Access DDR2 SO DIMM memory ...
Page 92: ...DE4 User Manual 92 www terasic com June 20 2018 Figure 3 17 Fan Control of the DE4 ...
Page 150: ...DE4 User Manual 150 www terasic com June 20 2018 Figure 5 35 SOPC builder ...