DE4 User Manual
72
www.terasic.com
June 20, 2018
Figure 2
–29 Power measurement circuit
Table 2–33
lists the targeted rails. The schematic signal name specifies the name of the rail being
measured and the device pin denotes the devices attached to the rail.
Table 2–33 Power Rail Measurements
Switch
Schematic
Signal Name
Voltage
Description
0
GPIO_VCCIOPD
3.0-V
Bank 5A & 5C IO Pre-Driver
1
HSMA_VCCIO
2.5-V
Bank 2A & 2C IO power (HSMC port A)
2
HSMB_VCCIO
2.5-V
Bank 6A & 6C IO power (HSMC port B)
3
VCC1P8
1.8-V
Bank 3A, 3B, 3C 4A, 4B, 4C IO power
4
VCC1P8
1.8-V
Bank 7A, 7B, 7C, 8A, 8B, 8C IO power
5
VCC0P9
0.9-V
FPGA core and periphery power
6
VCCHIP
0.9-V
PCI Express hard IP block
7
VCCA_PLL
2.5-V
PLL analog power
8
VCCD_PLL
0.9-V
PLL digital power
9
VCCL_GXB
1.1-V
Transceiver clock power
10
VCCH_GXB
1.4-V
Transmitter clock power
Summary of Contents for ALTERA DE4
Page 1: ...DE4 User Manual 1 www terasic com June 20 2018 ...
Page 54: ...DE4 User Manual 54 www terasic com June 20 2018 ...
Page 83: ...DE4 User Manual 83 www terasic com June 20 2018 Figure 3 8 Access DDR2 SO DIMM memory ...
Page 92: ...DE4 User Manual 92 www terasic com June 20 2018 Figure 3 17 Fan Control of the DE4 ...
Page 150: ...DE4 User Manual 150 www terasic com June 20 2018 Figure 5 35 SOPC builder ...