DE4 User Manual
44
www.terasic.com
June 20, 2018
M1_DDR2_DQ31
DDR Data [31]
SSTL-18 Class I
PIN_AE22
M1_DDR2_CKE0
Clock Enable pin 0 for DDR2
SSTL-18 Class I
PIN_AT28
M1_DDR2_CKE1
Clock Enable pin 1 for DDR2
SSTL-18 Class I
PIN_AK27
M1_DDR2_A15
DDR2 Address [15]
SSTL-18 Class I
PIN_AT29
M1_DDR2_BA2
DDR2 Bank Address [2]
SSTL-18 Class I
PIN_AP27
M1_DDR2_A14
DDR2 Address [14]
SSTL-18 Class I
PIN_AU29
M1_DDR2_A12
DDR2 Address [12]
SSTL-18 Class I
PIN_AP26
M1_DDR2_A11
DDR2 Address [11]
SSTL-18 Class I
PIN_AU28
M1_DDR2_A9
DDR2 Address [9]
SSTL-18 Class I
PIN_AN27
M1_DDR2_A7
DDR2 Address [7]
SSTL-18 Class I
PIN_AT27
M1_DDR2_A8
DDR2 Address [8]
SSTL-18 Class I
PIN_AL27
M1_DDR2_A6
DDR2 Address [6]
SSTL-18 Class I
PIN_AU27
M1_DDR2_A5
DDR2 Address [5]
SSTL-18 Class I
PIN_AK26
M1_DDR2_A4
DDR2 Address [4]
SSTL-18 Class I
PIN_AN26
M1_DDR2_A3
DDR2 Address [3]
SSTL-18 Class I
PIN_AM26
M1_DDR2_A2
DDR2 Address [2]
SSTL-18 Class I
PIN_AW23
M1_DDR2_A1
DDR2 Address [1]
SSTL-18 Class I
PIN_AL25
M1_DDR2_A0
DDR2 Address [0]
SSTL-18 Class I
PIN_AV23
M1_DDR2_A10
DDR2 Address [10]
SSTL-18 Class I
PIN_AJ26
M1_DDR2_BA1
DDR2 Bank Address [1]
SSTL-18 Class I
PIN_AD25
M1_DDR2_BA0
DDR2 Bank Address [0]
SSTL-18 Class I
PIN_AH26
M1_DDR2_RAS_n
DDR2 Row Address Strobe
SSTL-18 Class I
PIN_AE21
M1_DDR2_WE_n
DDR2 Write Enable
SSTL-18 Class I
PIN_AK25
M1_DDR2_CS_n0
DDR2 Chip Select [0]
SSTL-18 Class I
PIN_AG21
M1_DDR2_CAS_n
DDR2 Column Address Strobe SSTL-18 Class I
PIN_AJ25
M1_DDR2_ODT0
DDR2 On Die Termination[0]
SSTL-18 Class I
PIN_AG20
M1_DDR2_CS_n1
DDR2 Chip Select [1]
SSTL-18 Class I
PIN_AE25
M1_DDR2_A13
DDR2 Address [13]
SSTL-18 Class I
PIN_AD21
M1_DDR2_ODT1
DDR2 On Die Termination[1]
SSTL-18 Class I
PIN_AE24
M1_DDR2_DQ32
DDR Data [32]
SSTL-18 Class I
PIN_AK17
M1_DDR2_DQ36
DDR Data [36]
SSTL-18 Class I
PIN_AG16
M1_DDR2_DQ33
DDR Data [33]
SSTL-18 Class I
PIN_AM17
M1_DDR2_DQ37
DDR Data [37]
SSTL-18 Class I
PIN_AH17
M1_DDR2_DQS_n4
DDR2 Data Strobe n[4]
Differential 1.8-V SSTL
Class I I
PIN_AL16
M1_DDR2_DM4
DDR2 Data Mask [4]
SSTL-18 Class I
PIN_AL17
M1_DDR2_DQS_p4
DDR2 Data Strobe p[4]
Differential 1.8-V SSTL
Class I
PIN_AK16
M1_DDR2_DQ38
DDR Data [38]
SSTL-18 Class I
PIN_AF17
M1_DDR2_DQ34
DDR Data [34]
SSTL-18 Class I
PIN_AH16
M1_DDR2_DQ39
DDR Data [39]
SSTL-18 Class I
PIN_AE17
M1_DDR2_DQ35
DDR Data [35]
SSTL-18 Class I
PIN_AJ16
M1_DDR2_DQ44
DDR Data [44]
SSTL-18 Class I
PIN_AN17
Summary of Contents for ALTERA DE4
Page 1: ...DE4 User Manual 1 www terasic com June 20 2018 ...
Page 54: ...DE4 User Manual 54 www terasic com June 20 2018 ...
Page 83: ...DE4 User Manual 83 www terasic com June 20 2018 Figure 3 8 Access DDR2 SO DIMM memory ...
Page 92: ...DE4 User Manual 92 www terasic com June 20 2018 Figure 3 17 Fan Control of the DE4 ...
Page 150: ...DE4 User Manual 150 www terasic com June 20 2018 Figure 5 35 SOPC builder ...