DE4 User Manual
69
www.terasic.com
June 20, 2018
FSM_A3
Address bus
2.5-V
PIN_A25
FSM_A4
Address bus
2.5-V
PIN_H22
FSM_A5
Address bus
2.5-V
PIN_H23
FSM_A6
Address bus
2.5-V
PIN_J22
FSM_A7
Address bus
2.5-V
PIN_K22
FSM_A8
Address bus
2.5-V
PIN_M21
FSM_A9
Address bus
2.5-V
PIN_J23
FSM_A10
Address bus
2.5-V
PIN_F34
FSM_A11
Address bus
2.5-V
PIN_G35
FSM_A12
Address bus
2.5-V
PIN_E34
FSM_A13
Address bus
2.5-V
PIN_J32
FSM_A14
Address bus
2.5-V
PIN_F35
FSM_A15
Address bus
2.5-V
PIN_C24
FSM_A16
Address bus
2.5-V
PIN_A24
FSM_A17
Address bus
2.5-V
PIN_D23
FSM_A18
Address bus
2.5-V
PIN_D24
FSM_A19
Address bus
2.5-V
PIN_T27
FSM_A20
Address bus
2.5-V
PIN_T28
FSM_D0
Data bus
2.5-V
PIN_K29
FSM_D1
Data bus
2.5-V
PIN_J30
FSM_D2
Data bus
2.5-V
PIN_K30
FSM_D3
Data bus
2.5-V
PIN_L29
FSM_D4
Data bus
2.5-V
PIN_K31
FSM_D5
Data bus
2.5-V
PIN_E32
FSM_D6
Data bus
2.5-V
PIN_F32
FSM_D7
Data bus
2.5-V
PIN_H32
FSM_D8
Data bus
2.5-V
PIN_B32
FSM_D9
Data bus
2.5-V
PIN_C32
FSM_D10
Data bus
2.5-V
PIN_C35
FSM_D11
Data bus
2.5-V
PIN_D35
FSM_D12
Data bus
2.5-V
PIN_M22
FSM_D13
Data bus
2.5-V
PIN_M28
FSM_D14
Data bus
2.5-V
PIN_C31
FSM_D15
Data bus
2.5-V
PIN_D31
SSRAM_CLK
Clock
2.5-V
PIN_M31
SSRAM_BWA_n
Synchronous Byte lane A Write Input 2.5-V
PIN_R27
SSRAM_BWB_n
Synchronous Byte lane B Write Input 2.5-V
PIN_N31
SSRAM_OE_n
Output enable
2.5-V
PIN_H34
SSRAM_WE_n
Write enable
2.5-V
PIN_L31
SSRAM_CKE_n
Clock enable
2.5-V
PIN_N28
SSRAM_CE_n
Synchronous Chip enable
2.5-V
PIN_R28
SSRAM_ADV
Address valid
2.5-V
PIN_H35
SSRAM_MODE
Mode
-
-
Summary of Contents for ALTERA DE4
Page 1: ...DE4 User Manual 1 www terasic com June 20 2018 ...
Page 54: ...DE4 User Manual 54 www terasic com June 20 2018 ...
Page 83: ...DE4 User Manual 83 www terasic com June 20 2018 Figure 3 8 Access DDR2 SO DIMM memory ...
Page 92: ...DE4 User Manual 92 www terasic com June 20 2018 Figure 3 17 Fan Control of the DE4 ...
Page 150: ...DE4 User Manual 150 www terasic com June 20 2018 Figure 5 35 SOPC builder ...