DE4 User Manual
49
www.terasic.com
June 20, 2018
M2_DDR2_DQS_p6
DDR2 Data Strobe n[6]
Differential 1.8-V SSTL
Class I
PIN_E29
M2_DDR2_DM6
DDR2 Data Mask [6]
SSTL-18 Class I
PIN_D28
M2_DDR2_DQ50
DDR Data [50]
SSTL-18 Class I
PIN_F28
M2_DDR2_DQ54
DDR Data [54]
SSTL-18 Class I
PIN_E28
M2_DDR2_DQ51
DDR Data [51]
SSTL-18 Class I
PIN_H28
M2_DDR2_DQ55
DDR Data [55]
SSTL-18 Class I
PIN_G29
M2_DDR2_DQ56
DDR Data [56]
SSTL-18 Class I
PIN_C29
M2_DDR2_DQ60
DDR Data [60]
SSTL-18 Class I
PIN_A27
M2_DDR2_DQ57
DDR Data [57]
SSTL-18 Class I
PIN_A31
M2_DDR2_DQ61
DDR Data [61]
SSTL-18 Class I
PIN_A28
M2_DDR2_DM7
DDR2 Data Mask [7]
SSTL-18 Class I
PIN_C30
M2_DDR2_DQS_n7
DDR2 Data Strobe n[7]
Differential 1.8-V SSTL
Class I
PIN_B28
M2_DDR2_DQS_p7
DDR2 Data Strobe p[7]
Differential 1.8-V SSTL
Class I
PIN_C28
M2_DDR2_DQ58
DDR Data [58]
SSTL-18 Class I
PIN_C27
M2_DDR2_DQ59
DDR Data [59]
SSTL-18 Class I
PIN_D27
M2_DDR2_DQ62
DDR Data [62]
SSTL-18 Class I
PIN_B29
M2_DDR2_DQ63
DDR Data [63]
SSTL-18 Class I
PIN_B31
M2_DDR2_SDA
DDR2 I2C Data
1.8-V
PIN_J15
M2_DDR2_SCL
DDR2 I2C Clock
1.8-V
PIN_K15
M2_DDR2_SA0
DDR2 Presence-detect address
input [0]
1.8-V
PIN_A18
M2_DDR2_SA1
DDR2 Presence-detect address
input [1]
1.8-V
PIN_B19
2
2
.
.
8
8
U
U
S
S
B
B
O
O
T
T
G
G
The DE4 board provides both USB host and device interfaces using Philips ISP1761 single-chip
Hi-Speed Universal Serial Bus (USB) On-The-Go (OTG) Controller. The host and device
controllers are compliant with the Universal Serial Bus Specification Rev. 2.0, supporting data
transfer at high-speed (480 Mbit/s), full-speed (12 Mbit/s) and low-speed (1.5 Mbit/s).
Figure 2–21
shows the connection between the USB OTG and Stratix IV GX device. The ISP1761 has three
USB ports. Port 1 can be configured as a downstream port, an upstream port or an OTG port; ports
2 and 3 are always configured as downstream ports. If the port 1 is configured as an OTG port,
users can use SW4 to specify host or peripheral role, as listed in
Table 2–17
. The pin assignments
for the associated interface are listed in
Table 2–18
.
Summary of Contents for ALTERA DE4
Page 1: ...DE4 User Manual 1 www terasic com June 20 2018 ...
Page 54: ...DE4 User Manual 54 www terasic com June 20 2018 ...
Page 83: ...DE4 User Manual 83 www terasic com June 20 2018 Figure 3 8 Access DDR2 SO DIMM memory ...
Page 92: ...DE4 User Manual 92 www terasic com June 20 2018 Figure 3 17 Fan Control of the DE4 ...
Page 150: ...DE4 User Manual 150 www terasic com June 20 2018 Figure 5 35 SOPC builder ...