DE4 User Manual
94
www.terasic.com
June 20, 2018
4
4
.
.
2
2
G
G
e
e
n
n
e
e
r
r
a
a
l
l
D
D
e
e
s
s
i
i
g
g
n
n
F
F
l
l
o
o
w
w
This section will introduce the general design flow to build a project for the DE4 board via the DE4
System Builder. The general design flow is illustrated in the
Figure 4–1
.
Users should launch DE4 System Builder and create a new project according to their design
requirements. When users complete the settings, the DE4 System Builder will generate two major
files which include top-level design file (.v) and the Quartus II setting file (.qsf).
The top-level design file contains top-level verilog wrapper for users to add their own design/logic.
The Quartus II setting file contains information such as FPGA device type, top-level pin assignment,
and I/O standard for each user-defined I/O pin.
Finally, Quartus II programmer must be used to download SOF file to DE4 board using JTAG
interface.
Summary of Contents for ALTERA DE4
Page 1: ...DE4 User Manual 1 www terasic com June 20 2018 ...
Page 54: ...DE4 User Manual 54 www terasic com June 20 2018 ...
Page 83: ...DE4 User Manual 83 www terasic com June 20 2018 Figure 3 8 Access DDR2 SO DIMM memory ...
Page 92: ...DE4 User Manual 92 www terasic com June 20 2018 Figure 3 17 Fan Control of the DE4 ...
Page 150: ...DE4 User Manual 150 www terasic com June 20 2018 Figure 5 35 SOPC builder ...