DE4 User Manual
5
www.terasic.com
June 20, 2018
board.
1
1
.
.
2
2
K
K
e
e
y
y
F
F
e
e
a
a
t
t
u
u
r
r
e
e
s
s
The following hardware is implemented on the DE4 board:
Featured device
o
Altera Stratix® IV GX FPGA (EP4SGX230C2/EP4SGX530C2)
Configuration status and set-up elements
o
Built-in USB Blaster circuit for programming
o
Fast passive parallel (FPP) configuration via MAX II CPLD and flash memory
o
Three External Programmable PLL timing chip
Component and interfaces
o
Four Gigabit Ethernet (GigE) with RJ-45 connector
o
Two host and two device Serial ATA (SATA II) ports
o
Two HSMC connectors
o
Two 40-pin expansion headers
o
PCI Express 2.0 (x8 lane) connector
Memory
o
DDR2 SO-DIMM socket
o
FLASH
o
SSRAM
o
SD Card socket
o
I2C EEPROM
General user input/output:
o
8 LEDs
o
4 push-buttons and 4 slide switches
o
8-position DIP switch
o
2 seven-segment displays
Clock system
o
On-board clock oscillators: 50MHz and 100MHz
Summary of Contents for ALTERA DE4
Page 1: ...DE4 User Manual 1 www terasic com June 20 2018 ...
Page 54: ...DE4 User Manual 54 www terasic com June 20 2018 ...
Page 83: ...DE4 User Manual 83 www terasic com June 20 2018 Figure 3 8 Access DDR2 SO DIMM memory ...
Page 92: ...DE4 User Manual 92 www terasic com June 20 2018 Figure 3 17 Fan Control of the DE4 ...
Page 150: ...DE4 User Manual 150 www terasic com June 20 2018 Figure 5 35 SOPC builder ...