SN32F760 Series
32-Bit Cortex-M0 Micro-Controller
SONiX TECHNOLOGY CO., LTD
Page 26
Version 2.0
CT16B0_PWM2 / CT16B2_PWM2 / CT32B1_CAP0
P2.11
AIN11 / I2SBCLK
CT16B0_PWM1 / CT32B0_PWM2 / CT32B2_PWM0
P2.12
AIN12 / MISO0 / MISO1 / I2SDOUT
CT16B1_PWM0 / CT32B0_PWM3 / CT32B1_PWM2 / CT32B2_CAP0
P2.13
AIN13 / MOSI0 / SCK1
CT16B0_CAP0 / CT32B0_PWM1 / CT32B1_PWM3 / CT32B2_PWM1
P2.14
SCK0 / SEL1
CT16B2_CAP0 / CT32B0_PWM0 / CT32B1_PWM2 / CT32B2_PWM2
P2.15
SEL0 / MOSI1
CT16B0_PWM0 / CT32B1_PWM0 / CT32B2_PWM0 / CT32B2_PWM3 / CT32B0_CAP0
P3.0
SEG2 / URXD0 / I2SDIN / SCL1 / MISO1
CT16B0_CAP0 / CT16B2_PWM2 / CT32B2_PWM1
P3.1
SEG3 / I2SDOUT / UTXD0 / SEL0
CT16B2_PWM2 / CT16B2_PWM0 / CT32B2_PWM2 / CT32B0_CAP0
P3.2
SEG4 / UTXD0 / SDA1 / I2SMCLK / SCK0 / MOSI1
CT16B0_CAP0 / CT32B1_PWM0
P3.3
SEG5 / URXD0 / SCL1 / MISO0 / SCK1 / I2SBCLK
CT16B0_PWM0 / CT32B0_CAP0
P3.4
SEG6 / UTXD0 / SDA1 / MOSI0 / MISO1 / I2SWS
CT16B0_PWM1 / CT32B0_PWM3
P3.5
SEG7 / URXD0 / SDA1 / SEL0
CT16B1_CAP0 / CT16B2_PWM0 / CT16B2_PWM1 / CT32B1_PWM1
P3.6
SEG8 / URXD1 / SCL1 / SEL1 / SCK0 / I2SBCLK
CT16B2_CAP0 / CT16B0_PWM2
P3.7
SEG9 / SDA0 / SCK1 / I2SMCLK
CT16B1_PWM0 / CT32B0_PWM2 / CT32B2_PWM1 / CT32B2_CAP0
P3.8
SEG10 / UTXD1 / I2SDOUT / MOSI1
CT16B1_PWM2 / CT32B0_PWM1 / CT32B1_CAP0
P3.9
SEG11 / I2SDIN / MISO1 / SCL0
CT16B1_PWM1 / CT32B0_PWM0 / CT32B1_PWM3 / CT32B0_CAP0
P3.10
RESET / UTXD0 / UTXD1 / SEL0
CT16B0_CAP0 / CT16B2_PWM0 / CT32B1_PWM1 / CT32B2_PWM3
P3.11
CLKOUT / URXD0 / SCL0 / SCK0 / SEL1
CT16B0_PWM0 / CT16B2_PWM2 / CT32B1_PWM3
P3.12
HXTALIN / URXD1 / SDA1 / MISO1
CT16B0_PWM1 / CT16B2_CAP0 / CT32B1_PWM2
P3.13
HXTALOUT / UTXD1 / SCL1 / SDA0 / MOSI1
CT16B1_CAP0 / CT32B0_PWM2 / CT32B2_PWM2
P3.14
LXTALIN / URXD0 / SCL0 / MOSI0 / SCK1
CT16B1_PWM0 / CT32B0_PWM1 / CT32B2_CAP0
P3.15
LXTALOUT / UTXD0 / SDA0 / MISO0
CT16B0_PWM2 / CT16B2_PWM1 / CT32B1_PWM0 / CT32B2_PWM2
Note:
1. VDD1/VLCD1 is the I/O and LCD driver power input pin for P1.6~P1.15 and P3.0~P3.9. This
power input used for I/O power must be equal to VDD.
2. VDD12/VLCD12 is the double bonding pin with VDD1 and VDD2. This power input used for I/O
power must be equal to VDD.
3. VDD2/VLCD2 is the I/O and LCD driver power input pin for P0.10~P0.15 and P1.0~P1.5. If VDD2
voltage is lower than VDD, user should manually force to set the I/O port P1.6 and P1.7 as input
pull-down state in case of internal power collision.
4. VDD3/VLCD3 is the I/O and LCD driver power input pin for P0.0~P0.7. If VDD3 voltage is lower