SN32F760 Series
32-Bit Cortex-M0 Micro-Controller
SONiX TECHNOLOGY CO., LTD
Page 56
Version 2.0
010: 2.40V
011: 2.70V
100: 3.00V
101: 3.60V
Other: Reserved
3
Reserved
R
0
2:0
LVDRSTLVL[2:0]
LVD reset level
000: 1.80V
001: 2.00V
010: 2.40V
011: 2.70V
100: 3.00V
101: 3.60V
Other: Reserved
R/W
0
3.3.8
External RESET Pin Control register (SYS0_EXRSTCTRL)
Address Offset: 0x1C
Bit
Name
Description
Attribute
Reset
31:1
Reserved
R
0
0
RESETDIS
External RESET pin disable bit.
0: Enable external RESET pin. (P3.10 acts as RESET pin)
1: Disable. (P3.10 acts as GPIO pin)
R/W
1
3.3.9
SWD Pin Control register (SYS0_SWDCTRL)
Address Offset: 0x20
Bit
Name
Description
Attribute
Reset
31:1
Reserved
R
0
0
SWDDIS
SWD pin disable bit.
0: Enable SWD pin. (P0.9 acts as SWDIO pin, P0.8 acts as SWCLK pin)
1: Disable. (P0.8 and P0.9 act as GPIO pins)
R/W
0