SN32F760 Series
32-Bit Cortex-M0 Micro-Controller
SONiX TECHNOLOGY CO., LTD
Page 58
Version 2.0
1: Enable
10
CT32B2CLKEN
Enables clock for CT32B2.
0: Disable
1: Enable
R/W
0
9
CT32B1CLKEN
Enables clock for CT32B1.
0: Disable
1: Enable
R/W
0
8
CT32B0CLKEN
Enables clock for CT32B0.
0: Disable
1: Enable
R/W
0
7
CT16B2CLKEN
Enables clock for CT16B2.
0: Disable
1: Enable
R/W
0
6
CT16B1CLKEN
Enables clock for CT16B1.
0: Disable
1: Enable
R/W
0
5
CT16B0CLKEN
Enables clock for CT16B0.
0: Disable
1: Enable
R/W
0
4:3
Reserved
R
0
2
LCDCLKEN
Enables clock for LCD
0: Disable
1: Enable
R/W
0
1
Reserved
R
0
0
GPIOCLKEN
Enables clock for GPIO.
0: Disable
1: Enable
R/W
1
3.4.2
APB Clock Prescale register 0 (SYS1_APBCP0)
Address Offset: 0x04
Note: Must reset the corresponding peripheral with SYS1_PRST register after changing the prescale
value.
Bit
Name
Description
Attribute
Reset
31
Reserved
R
0
30:28
CT32B2PRE[2:0]
CT32B2 clock source prescaler
000: HCLK / 1
001: HCLK / 2
010: HCLK / 4
011: HCLK / 8
100: HCLK / 16
Other: Reserved
R/W
0
27
Reserved
R
0
26:24
SSP1PRE[2:0]
SSP1 clock source prescaler
000: HCLK / 1
001: HCLK / 2
010: HCLK / 4
011: HCLK / 8
100: HCLK / 16
Other: Reserved
R/W
0
23
Reserved
R
0
22:20
SSP0PRE[2:0]
SSP0 clock source prescaler
000: HCLK / 1
001: HCLK / 2
R/W
0