CHAP
T
E
R 5 BBR
P
rel
im
inary U
s
er's Manual
A
14874E
J3V
0
U
M
130
Figure 5-14. Read/Write Timing of Bus Slave Connected to NPB (1/4)
(a) Example of timing of word-data write to NPB peripheral macro (programmable peripheral I/O area)
VMTTYP1, VMTTYP0 (Output)
VMLOCK (Output)
VMA27 to VMA0 (Output)
VMWRITE (Output)
VMSTZ (Output)
VSWAIT (Output)
VSAHLD (Output)
VSLAST (Output)
VMBENZ3 to VMBENZ0 (Output)
VMCTYP2 to VMCTYP0 (Output)
VMSIZE1, VMSIZE0 (Output)
VDCSZ7 to VDCSZ0 (Output)
VDSELPZ (Output)
VPSTB (Output)
VPWRITE (Output)
VPUBENZ (Output)
VPDO15 to VPDO0 (Output)
VPA13 to VPA0 (Output)
VPRETR (Input)
VMSEQ2 to VMSEQ0 (Output)
(1,1)
(1,1,0,0)
VBCLK (Input)
L
L
3800H
3802H
FFH
(1,0)
(0,0,1)
2403802H
2403800H
(1,0)
(1,1)
(1,0)
(0,0,1)
(0,0,0)
1234H
5678H
VPDI15 to VPDI0 (Input)
VBDO31 to VBDO0 (Output)
xxxx1234H
xxxx5678H
VBDI31 to VBDI0 (Input) L
VMAHLD (Input) L
VMWAIT (Input)
VMLAST (Input)