CHAPTER 3 CPU
Preliminary User’s Manual A14874EJ3V0UM
66
Figure 3-11. Peripheral I/O Area
Peripheral
I/O area
xFFF06FH
xFFF070H
xFFF1FFH
xFFF200H
xFFF47FH
xFFF480H
Reserved area
(MEMC control register)
User-usable area
xFFF4FFH
xFFF500H
Reserved area
xFFF51FH
xFFF520H
xFFFFFFH
xFFF07FH
xFFF080H
xFFF000H
xFFF05FH
xFFF060H
xFFEFFFH
Reserved area
xFFF7FFH
xFFF800H
xFFF7BFH
xFFF7C0H
User-usable area
xFFF100H
xFFF0FFH
Reserved area
(NU85E control register)
Reserved area
Reserved area
(NU85E control register)
Reserved area
(instruction/data cache control register)
xFFF900H
xFFF8FFH
xFFFA00H
xFFF9FFH
User-usable area
Remark
Interrupts are not acknowledged between the store instruction and the subsequent instruction for
the shaded area (refer to
8.7 Periods When Interrupts Cannot Be Acknowledged
).