CHAPTER 3 CPU
Preliminary User’s Manual A14874EJ3V0UM
56
Caution When interrupt servicing is performed and control is returned by the RETI instruction after bit 0
of the EIPC, FEPC, or CTPC had been set (1) by the LDSR instruction, bit 0 is ignored (because bit
0 of the PC is fixed at 0). When setting a value in EIPC, FEPC, or CTPC, set an even value (bit 0 =
0) as long as there is no specific reason not to.
Figure 3-3. Interrupt Source Register (ECR)
31
16 15
0
ECR
FECC
EICC
After reset
00000000H
Bit Position
Bit Name
Function
31 to 16
FECC
Exception code of non-maskable interrupt (NMI) (See
Table 8-1 Interrupt/Exception List
.)
15 to 0
EICC
Exception code of exception or maskable interrupt (See
Table 8-1 Interrupt/Exception List
.)