CHAPTER 4 BCU
Preliminary User’s Manual A14874EJ3V0UM
111
4.9.4 VSB read/write timing example
The read/write timing example of SRAM connected to the NT85E500 is shown below.
Figure 4-15. VSB Timing Example (1/2)
(a) VSB read timing example
VMTTYP1, VMTTYP0 (Output)
VMA27 to VMA0 (Output)
VMWRITE (Output)
Read
Read
VMSTZ (Output)
VMWAIT (Input)
VMAHLD (Input)
VMLAST (Input)
VBDI31 to VBDI0 (Input)
VMBENZ3 to VMBENZ0 (Output)
VMCTYP2 to VMCTYP0 (Output)
VMSEQ2 to VMSEQ0 (Output)
VMSIZE1, VMSIZE0 (Output)
VBDC (Output)
VDCSZ7 to VDCSZ0 (Output)
DI31 to DI0 (Input)
Note
FFH
(1,0)
(1,0)
(1,1)
(1,1)
(0,0)
VBCLK (Input)
VBDO31 to VBDO0 (Output)
VBDV (Output)
DO31 to DO0 (Output)
Note
RDZ (Output)
Note
WRZ3 to WRZ0 (Output)
Note
A.0
0000000H
A.1
D.0
D.1
00000000H
(0,0,0,0)
(1,1,1,1)
(0,0,0,0)
(0,0,1)
(0,0,0)
(0,0,1)
(1,0)
(0,0)
(1,0)
(0,0,0)
L
L
xxH
00000000H
(1,1,1,1)
D.1
D.0
xxH
Note
NT85E500 signal
Remark
O mark: Sampling timing