CHAPTER 5 BBR
Preliminary User's Manual A14874EJ3V0UM
128
Figure 5-11. Read Modify Write Timing
Idle cycle
Address
L
Data
Write cycle
Read cycle
Address
Data
VPA13 to VPA0
(Output)
VPWRITE (Output)
VPRETR (Input)
VPLOCK (Output)
VPUBENZ (Output)
VPSTB (Output)
VPDO15 to VPDO0
(Output)
VPDI15 to VPDI0
(Input)
Remark
The VPLOCK signal becomes active during a read operation.
Figure 5-12. Retry Timing (Write)
VPA13 to VPA0
(Output)
Address
VPWRITE (Output)
VPSTB (Output)
VPUBENZ (Output)
VPLOCK (Output)
VPRETR (Input)
VPDO15 to VPDO0
(Output)
VPDACT (Input)
Data
Remark
If the VPRETR and VPDACT signals are high level at the falling edge of the VPSTB signal, the
VPSTB signal becomes active, and the write operation is performed again.