CHAPTER 6 STBC
Preliminary User’s Manual A14874EJ3V0UM
148
Figure 6-6. Hardware STOP Mode Set/Cancel Timing Example
(a) When hardware STOP mode is canceled by DCSTOPZ input
clk
VBCLK (Input)
STPRQ (Output)
STPAK (Input)
HWSTOPRQ (Output)
DCSTOPZ (Input)
CGREL (Input)
1 clock or more
Oscillation stabilization time
(b) When hardware STOP mode is canceled by DCRESZ input
clk
VBCLK (Input)
STPRQ (Output)
STPAK (Input)
HWSTOPRQ (Output)
DCSTOPZ (Input)
CGREL (Input)
Oscillation stabilization time
1 clock or more
DCRESZ (Input)
Note 1
Note 2
Notes 1.
Input a high level to the DCRESZ pin after restarting input of VBCLK.
2.
Input a high level to the DCSTOPZ pin before inputting a high level to the DCRESZ pin.