Section 15 A/D Converter
Rev. 3.00 Mar. 14, 2006 Page 563 of 804
REJ09B0104-0300
15.7 Usage
Notes
15.7.1 Module
Stop Mode Setting
Operation of the A/D converter can be disabled or enabled using the module stop control register.
The initial setting is for operation of the A/D converter to be halted. Register access is enabled by
clearing module stop mode. For details, refer to section 19, Power-Down Modes.
15.7.2 Permissible
Signal Source Impedance
This LSI's analog input is designed so that the conversion accuracy is guaranteed for an input
signal for which the signal source impedance is 5 k
Ω
or less. This specification is provided to
enable the A/D converter's sample-and-hold circuit input capacitance to be charged within the
sampling time; if the sensor output impedance exceeds 5 k
Ω
, charging may be insufficient and it
may not be possible to guarantee the A/D conversion accuracy. However, if a large capacitance is
provided externally for conversion in single mode, the input load will essentially comprise only
the internal input resistance of 10 k
Ω
, and the signal source impedance is ignored. However, since
a low-pass filter effect is obtained in this case, it may not be possible to follow an analog signal
with a large differential coefficient (e.g., 5 mV/
µ
s or greater) (see figure 15.9). When converting a
high-speed analog signal or conversion in scan mode, a low-impedance buffer should be inserted.
Equivalent circuit
of the A/D converter
This LSI
20 pF
Cin =
15 pF
10 k
Ω
Low-pass
filter
C
≤
0.1
µ
F
Sensor output
impedance
R
≤
5 k
Ω
Sensor input
Figure 15.9 Example of Analog Input Circuit
electronic components distributor