Section 8 I/O Ports
Rev. 3.00 Mar. 14, 2006 Page 241 of 804
REJ09B0104-0300
Port
Output
Specification
Signal Name
Output
Signal
Name
Signal
Selection
Register
Settings
Peripheral Module Settings
PD 4 SSO1_OE
SSO1
When SSU.SSCRL_1.SSUMS = 0, SSU.SSCRH_1.MSS = 1:
SSU.SSCRH_1.BIDE = 0, SSU.SSER_1.TE = 1 or
SSU.SSCRH_1.BIDE = 1, SSU.SSER_1.RE = 0, SSU.SSER_1.TE
= 1
When SSU.SSCRL_1.SSUMS = 0, SSU.SSCRH_1.MSS = 0:
SSU.SSCRH_1.BIDE = 1, SSU.SSER_1.RE = 0, SSU.SSER_1.TE
= 1
When SSU.SSCRL_1.SSUMS = 1:
SSU.SSER_1.TE = 1
3
SCS0
_OE
SCS0
SSU.SSCRH_0.CSS1 = 1, SSU.SSCRH_0.CSS0 = 0 or
SSU.SSCRH_0.CSS1 = 1, SSU.SSCRH_0.CSS0 = 1
while SSU.SSCRL_0.SSUMS = 0, SSU.SSCRH_0.MSS = 1
PD
2
SSCK0_OE
SSCK0
SSU.SSCRH_0.MSS = 1, SSU.SSCRH_0.SCKS = 1
1
SSI0_OE
SSI0
SSU.SSCRL_0.SSUMS = 0, SSU.SSCRH_0.MSS = 0
SSU.SSCRH_0.BIDE = 0, SSU.SSER_0.TE = 1
0
SSO0_OE SSO0
When SSU.SSCRL_0.SSUMS = 0, SSU.SSCRH_0.MSS = 1:
SSU.SSCRH_0.BIDE = 0, SSU.SSER_0.TE = 1 or
SSU.SSCRH_0.BIDE = 1, SSU.SSER_0.RE = 0, SSU.SSER_0.TE
= 1
When SSU.SSCRL_0.SSUMS = 0, SSU.SSCRH_0.MSS = 0:
SSU.SSCRH_0.BIDE = 1, SSU.SSER_0.RE = 0, SSU.SSER_0.TE
= 1
When SSU.SSCRL_0.SSUMS = 1:
SSU.SSER_0.TE = 1
PJ
7
TIOCB8_OE
TIOCB8
TPU.TIOR_8.IOB3 = 0, TPU.TIOR_8.IOB[1, 0] = 01/10/11
6
TIOCA8_OE
TIOCA8
TPU.TIOR_8.IOA3 = 0, TPU.TIOR_8.IOA[1, 0] = 01/10/11
5
TIOCB7_OE
TIOCB7
TPU.TIOR_7.IOB3 = 0, TPU.TIOR_7.IOB[1, 0] = 01/10/11
4
TIOCA7_OE
TIOCA7
TPU.TIOR_7.IOA3 = 0, TPU.TIOR_7.IOA[1, 0] = 01/10/11
3
TIOCD6_OE
TIOCD6
TPU.TMDR_6.BFB = 0, TPU.TIORL_6.IOD3 = 0
TPU.TIORL_6.IOD[1, 0] = 01/10/11
2
TIOCC6_OE
TIOCC6
TPU.TMDR_6.BFA = 0, TPU.TIORL_6.IOC3 = 0
TPU.TIORL_6.IOC[1, 0] = 01/10/11
1
TIOCB6_OE
TIOCB6
TPU.TIORH_6.IOB3 = 0, TPU.TIORH_6.IOB[1, 0] =
01/10/11
0
TIOCA6_OE
TIOCA6
TPU.TIORH_6.IOA3 = 0, TPU.TIORH_6.IOA[1, 0] =
01/10/11
electronic components distributor