
Section 13 Controller Area Network (HCAN)
Rev. 3.00 Mar. 14, 2006 Page 472 of 804
REJ09B0104-0300
Bit Bit
Name
Initial
Value R/W
Description
10
IMR2
1
R/W
Remote Frame Request Interrupt Mask
When this bit is cleared to 0, an interrupt request
by IRR2 (OVR0) is enabled. When set to 1, it is
masked.
9
IMR1
1
R/W
Receive Message Interrupt Mask
When this bit is cleared to 0, an interrupt request
by IRR1 (RM1) is enabled. When set to 1, it is
masked.
8
0
R
Reserved
This is a read-only bit and cannot be modified.
7 to 5
All
1
R
Reserved
These are read-only bits and cannot be modified.
4
IMR12
1
R/W
Bus Operation Interrupt Mask
When this bit is cleared to 0, an interrupt request
by IRR12 (OVR0) is enabled. When set to 1, it is
masked.
3, 2
All
1
R
Reserved
These are read-only bits and cannot be modified.
1
IMR9
1
R/W
Unread Interrupt Mask
When this bit is cleared to 0, an interrupt request
by IRR9 (OVR0) is enabled. When set to 1, it is
masked.
0
IMR8
1
R/W
Mailbox Empty Interrupt Mask
When this bit is cleared to 0, an interrupt request
by IRR8 (SLE0) is enabled. When set to 1, it is
masked.
electronic components distributor