Section 9 16-Bit Timer Pulse Unit (TPU)
Rev. 3.00 Mar. 14, 2006 Page 283 of 804
REJ09B0104-0300
Table 9.24 TIORL_0
Description
Bit 3
IOC3
Bit 2
IOC2
Bit 1
IOC1
Bit 0
IOC0
TGRC_0
Function TIOCC0
Pin
Function
0 0 0 0
Output
disabled
0
0
0
1
Initial output is 0 output
0 output at compare match
0
0
1
0
Initial output is 0 output
1 output at compare match
0
0
1
1
Initial output is 0 output
Toggle output at compare match
0 1 0 0
Output
disabled
0
1
0
1
Initial output is 1 output
0 output at compare match
0
1
1
0
Initial output is 1 output
1 output at compare match
0 1 1 1
Output
compare
register
*
2
Initial output is 1 output
Toggle output at compare match
1
0
0
0
Capture input source is TIOCC0 pin
Input capture at rising edge
1
0
0
1
Capture input source is TIOCC0 pin
Input capture at falling edge
1
0
1
X
Capture input source is TIOCC0 pin
Input capture at both edges
1 1 X X
Input
capture
register
*
2
Capture input source is channel 1/count clock
Input capture
*
1
at TCNT_1 count-up/count-down
[Legend]
X: Don't care
Notes: 1. When bits TPSC2 to TPSC0 in TCR_1 are set to B'000 and P
φ
/1 is used as the
TCNT_1 counter clock, this setting is ignored and an input capture interrupt is not
generated.
2. When the BFA bit in TMDR_0 is set to 1 and TGRC_0 is used as a buffer register, this
setting is invalid and input capture/output compare is not generated.
electronic components distributor