UM10429
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2010. All rights reserved.
User manual
Rev. 1 — 20 October 2010
246 of 258
NXP Semiconductors
UM10429
Chapter 20: LPC1102 Supplementary information
20.4 Tables
Table 1. Ordering information . . . . . . . . . . . . . . . . . . . . .4
Table 2. Ordering options . . . . . . . . . . . . . . . . . . . . . . . .4
Table 3. LPC1102 memory configuration . . . . . . . . . . . . .7
Table 4. Pin summary. . . . . . . . . . . . . . . . . . . . . . . . . . . .9
Table 5. Register overview: system control block (base
address 0x4004 8000) . . . . . . . . . . . . . . . . . .10
Table 6. System memory remap register
Table 7. Peripheral reset control register (PRESETCTRL,
address 0x4004 8004) bit description. . . . . . . .12
Table 8. System PLL control register (SYSPLLCTRL,
address 0x4004 8008) bit description . . . . . . .13
Table 9. System PLL status register (SYSPLLSTAT,
address 0x4004 800C) bit description . . . . . . .13
Table 10. System oscillator control register (SYSOSCCTRL,
address 0x4004 8020) bit description. . . . . . . .13
Table 11. Watchdog oscillator control register
Table 12. Internal resonant crystal control register
Table 13. System reset status register (SYSRSTSTAT,
address 0x4004 8030) bit description. . . . . . . .16
Table 14. System PLL clock source select register
Table 15. System PLL clock source update enable register
Table 16. Main clock source select register (MAINCLKSEL,
address 0x4004 8070) bit description. . . . . . . .17
Table 17. Main clock source update enable register
Table 18. System AHB clock divider register
Table 19. System AHB clock control register
Table 20. SPI0 clock divider register (SSP0CLKDIV,
address 0x4004 8094) bit description. . . . . . . .20
Table 21. UART clock divider register (UARTCLKDIV,
address 0x4004 8098) bit description. . . . . . . .20
Table 22. WDT clock source select register (WDTCLKSEL,
address 0x4004 80D0) bit description . . . . . . .21
Table 23. WDT clock source update enable register
Table 24. WDT clock divider register (WDTCLKDIV, address
0x4004 80D8) bit description . . . . . . . . . . . . . .21
Table 25. POR captured PIO status registers 0
Table 26. BOD control register (BODCTRL, address 0x4004
8150) bit description. . . . . . . . . . . . . . . . . . . . . 22
Table 27. System tick timer calibration register
Table 28. Start logic edge control register 0 (STARTAPRP0,
address 0x4004 8200) bit description . . . . . . 23
Table 29. Start logic signal enable register 0 (STARTERP0,
address 0x4004 8204) bit description . . . . . . 24
Table 30. Start logic reset register 0 (STARTRSRP0CLR,
address 0x4004 8208) bit description . . . . . . 25
Table 31. Start logic status register 0 (STARTSRP0,
address 0x4004 820C) bit description . . . . . . 25
Table 32. Allowed values for PDSLEEPCFG register . . . 26
Table 33. Deep-sleep configuration register
Table 34. Wake-up configuration register (PDAWAKECFG,
address 0x4004 8234) bit description . . . . . . 27
Table 35. Power-down configuration register (PDRUNCFG,
address 0x4004 8238) bit description . . . . . . 29
Table 36. Device ID register (DEVICE_ID, address 0x4004
83F4) bit description . . . . . . . . . . . . . . . . . . . . 29
Table 37. PLL frequency parameters. . . . . . . . . . . . . . . . 36
Table 38. PLL configuration examples. . . . . . . . . . . . . . . 37
Table 39. Flash configuration register (FLASHCFG, address
0x4003 C010) bit description . . . . . . . . . . . . . . 38
Table 40. Register overview: PMU (base address 0x4003
8000) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39
Table 41. Power control register (PCON, address 0x4003
8000) bit description . . . . . . . . . . . . . . . . . . . . 39
Table 42. set_pll routine . . . . . . . . . . . . . . . . . . . . . . . . . 41
Table 43. set_power routine . . . . . . . . . . . . . . . . . . . . . . 46
Table 44. Connection of interrupt sources to the Vectored
Interrupt Controller . . . . . . . . . . . . . . . . . . . . . . 48
Table 45. Register overview: I/O configuration (base
address 0x4004 4000) . . . . . . . . . . . . . . . . . . . 52
Table 46. I/O configuration registers ordered by port
number. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 53
Table 47. IOCON_nRESET_PIO0_0 register
Table 48. IOCON_PIO0_8 register (IOCON_PIO0_8,
address 0x4004 4060) bit description . . . . . . . 54
Table 49. IOCON_PIO0_9 register (IOCON_PIO0_9,
address 0x4004 4064) bit description . . . . . . . 54
Table 50. IOCON_SWCLK_PIO0_10 register
Table 51. IOCON_R_PIO0_11 register
Table 52. IOCON_R_PIO1_0 register (IOCON_R_PIO1_0,
address 0x4004 4078) bit description . . . . . . . 56