UM10429
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2010. All rights reserved.
User manual
Rev. 1 — 20 October 2010
27 of 258
NXP Semiconductors
UM10429
Chapter 3: LPC1102 System configuration
the WDTOSCCTRL = 0001, see
) and all peripheral clocks other than the
timer clock must be disabled in the SYSAHBCLKCTRL register (see
) before
entering Deep-sleep mode.
The watchdog oscillator, if running, contributes an additional current drain in
Deep-sleep mode.
Remark:
Reserved bits in this register must always be written as indicated. This register
must be initialized correctly before entering Deep-sleep mode.
3.5.28 Wake-up configuration register
The bits in this register determine the state the chip enters when it is waking up from
Deep-sleep mode.
By default, the IRC and flash memory are powered and running and the BOD circuit is
enabled when the chip wakes up from Deep-sleep mode.
Remark:
Reserved bits must be always written as indicated.
Table 33.
Deep-sleep configuration register (PDSLEEPCFG, address 0x4004 8230) bit
description
Bit
Symbol
Value
Description
Reset
value
2:0
-
Reserved.
Always write these bits as 111.
0
3
BOD_PD
BOD power-down control in Deep-sleep mode, see
.
0
0
Powered
1
Powered down
5:4
-
Reserved.
Always write these bits as 11.
0
6
WDTOSC_PD
Watchdog oscillator power control in Deep-sleep
mode, see
.
0
0
Powered
1
Powered down
7
-
Reserved.
Always write this bit as 1.
0
10:8
-
Reserved.
Always write these bits as 000.
0
12:11
-
Reserved.
Always write these bits as 11.
0
31:13
-
Reserved
0
Table 34.
Wake-up configuration register (PDAWAKECFG, address 0x4004 8234) bit
description
Bit
Symbol
Value
Description
Reset
value
0
IRCOUT_PD
IRC oscillator output wake-up configuration
0
0
Powered
1
Powered down
1
IRC_PD
IRC oscillator power-down wake-up configuration
0
0
Powered
1
Powered down