UM10429
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2010. All rights reserved.
User manual
Rev. 1 — 20 October 2010
24 of 258
NXP Semiconductors
UM10429
Chapter 3: LPC1102 System configuration
3.5.24 Start logic signal enable register 0
This STARTERP0 register enables or disables the start signal bits in the start logic. The bit
assignment is identical to
.
10
APRPIO0_10
Edge select for start logic input PIO0_10
0x0
0
Falling edge
1
Rising edge
11
APRPIO0_11
Edge select for start logic input PIO0_11
0x0
0
Falling edge
1
Rising edge
12
APRPIO1_0
Edge select for start logic input PIO1_0.
0x0
0
Falling edge
1
Rising edge
31:13
-
-
Reserved
0x0
Table 28.
Start logic edge control register 0 (STARTAPRP0, address 0x4004 8200) bit
description
…continued
Bit
Symbol
Value
Description
Reset
value
Table 29.
Start logic signal enable register 0 (STARTERP0, address 0x4004 8204) bit
description
Bit
Symbol
Value
Description
Reset
value
0
ERPIO0_0
Enable start signal for start logic input PIO0_0
0x0
0
Disabled
1
Enabled
7:1
-
Reserved
0x0
8
ERPIO0_8
Enable start signal for start logic input PIO0_8
0x0
0
Disabled
1
Enabled
9
ERPIO0_9
Enable start signal for start logic input PIO0_9
0x0
0
Disabled
1
Enabled
10
ERPIO0_10
Enable start signal for start logic input PIO0_10
0x0
0
Disabled
1
Enabled
11
ERPIO0_11
Enable start signal for start logic input PIO0_11
0x0
0
Disabled
1
Enabled
12
ERPIO1_0
Enable start signal for start logic input PIO1_0
0x0
0
Disabled
1
Enabled
31:13 -
Reserved
0x0