CHAPTER 22 RESET FUNCTION
Preliminary User’s Manual U17260EJ3V1UD
524
Figure 22-4. Timing of Reset in STOP Mode by RESET Input
Delay
Normal
operation
CPU clock
Reset period
(oscillation stop)
RESET
Internal reset signal
STOP instruction execution
Stop status
(oscillation stop)
High-speed system clock
(when X1 oscillation is selected)
Internal high-speed
oscillation clock
Hi-Z
Port pin
(except P130)
Port pin
(P130)
Note
Starting X1 oscillation is specified by software.
Normal operation
(internal high-speed oscillation clock)
Reset
processing
(20 s (TYP.))
Wait for oscillation
accuracy
stabilization
Delay
(5 s (TYP.))
µ
µ
Note
Set P130 to high-level output by software.
Remarks 1.
When reset is effected, P130 outputs a low level. If P130 is set to output a high level before reset is
effected, the output signal of P130 can be dummy-output as the CPU reset signal.
2.
For the reset timing of the power-on-clear circuit and low-voltage detector, see
CHAPTER 23
POWER-ON-CLEAR CIRCUIT
and
CHAPTER 24 LOW-VOLTAGE DETECTOR
.