CHAPTER 7 16-BIT TIMER/EVENT COUNTERS 00 AND 01
Preliminary User’s Manual U17260EJ3V1UD
198
(1) Operation in clear & start mode entered by TI00n pin valid edge input
(CR00n: compare register, CR01n: compare register)
Figure 7-27. Block Diagram of Clear & Start Mode Entered by TI00n Pin Valid Edge Input
(CR00n: Compare Register, CR01n: Compare Register)
Timer counter
(TM0n)
Clear
Output
controller
Edge
detection
Compare register
(CR01n)
Match signal
TO0n pin
Match signal
Interrupt signal
(INTTM00n)
Interrupt signal
(INTTM01n)
TI00n pin
Compare register
(CR00n)
Operable bits
TMC0n3, TMC0n2
Count clock
Remark
n = 0:
µ
PD78F0531, 78F0532, 78F0533
n = 0, 1:
µ
PD78F0534, 78F0535, 78F0536, 78F0537, 78F0537D