CHAPTER 21 STANDBY FUNCTION
Preliminary User’s Manual U17260EJ3V1UD
512
Table 21-1. Operating Statuses in HALT Mode (1/2)
When HALT Instruction Is Executed While CPU Is Operating on Main System Clock
HALT Mode Setting
Item
When CPU Is Operating on
Internal High-Speed
Oscillation Clock (f
RH
)
When CPU Is Operating on
X1 Clock (f
X
)
When CPU Is Operating on
External Main System Clock
(f
EXCLK
)
System clock
Clock supply to the CPU is stopped
f
RH
Operation continues (cannot
be stopped)
Status before HALT mode was set is retained
f
X
Status before HALT mode
was set is retained
Operation continues (cannot
be stopped)
Status before HALT mode
was set is retained
Main system clock
f
EXCLK
Operates or stops by external clock input
Operation continues (cannot
be stopped)
f
XT
Status before HALT mode was set is retained
Subsystem clock
f
EXCLKS
Operates or stops by external clock input
f
RL
Status before HALT mode was set is retained
CPU Operation
stopped
Flash memory
Operation stopped
RAM
Status before HALT mode was set is retained
Port (latch)
Status before HALT mode was set is retained
00
16-bit timer/event
counter
01
Note
50
8-bit timer/event
counter
51
H0
8-bit timer
H1
Watch timer
Operable
Watchdog timer
Operable. Clock supply to watchdog timer stops when “internal low-speed oscillator can be
stopped by software” is set by option byte.
Clock output
Buzzer output
A/D converter
UART0
UART6
CSI10
CSI11
Note
Serial interface
IIC0
Multiplier/divider
Note
Power-on-clear function
Low-voltage detection function
External interrupt
Operable
Note
µ
PD78F0534, 78F0535, 78F0536, 78F0537, and 78F0537D only.
Remark
f
RH
:
Internal high-speed oscillation clock
f
X
: X1
clock
f
EXCLK
:
External main system clock
f
XT
: XT1
clock
f
EXCLKS
: External subsystem clock
f
RL
:
Internal low-speed oscillation clock