CHAPTER 3 CPU ARCHITECTURE
Preliminary User’s Manual U17260EJ3V1UD
57
Table 3-3. Vector Table
Vector Table Address
Interrupt Source
Vector Table Address
Interrupt Source
0000H
RESET input, POC, LVI, WDT
0020H
INTTM000
0004H INTLVI
0022H INTTM010
0006H INTP0
0024H INTAD
0008H INTP1
0026H INTSR0
000AH INTP2
0028H INTWTI
000CH INTP3
002AH INTTM51
000EH INTP4
002CH INTKR
0010H INTP5
002EH INTWT
0012H INTSRE6
0030H INTP6
0014H INTSR6
0032H INTP7
0016H INTST6
0034H INTIIC0/INTDMU
Note
0018H INTCSI10/INTST0
0036H
Note
INTCSI11
Note
001AH INTTMH1
0038H
Note
INTTM001
Note
001CH INTTMH0
003AH
Note
INTTM011
Note
001EH INTTM50
003EH BRK
Note
Available only in the
µ
PD78F0534, 78F0535, 78F0536, 78F0537, and 78F0537D.
(2) CALLT instruction table area
The 64-byte area 0040H to 007FH can store the subroutine entry address of a 1-byte call instruction (CALLT).
(3) Option byte area
A 5-byte area of 0080H to 0084H and 1080H to 1084H can be used as an option byte area. Set the option byte
at 0080H to 0084H when the boot swap is not used, and at 0080H to 0084H and 1080H to 1084H when the boot
swap is used. For details, see
CHAPTER 25 OPTION BYTE
.
(4) CALLF instruction entry area
The area 0800H to 0FFFH can perform a direct subroutine call with a 2-byte call instruction (CALLF).
(5) On-chip debug security ID setting area (
µ
PD78F0537D only)
A 10-byte area of 0085H to 008EH and 1085H to 108EH can be used as an on-chip debug security ID setting
area. Set the on-chip debug security ID of 10 bytes at 0085H to 008EH when the boot swap is not used and at
0085H to 008EH and 1085H to 108EH when the boot swap is used. For details, see
CHAPTER 27 ON-CHIP
DEBUG FUNCTION (
µ
PD78F0537D ONLY)
.