CHAPTER 22 RESET FUNCTION
Preliminary User’s Manual U17260EJ3V1UD
526
Table 22-2. Hardware Statuses After Reset Acknowledgment (1/3)
Hardware After
Reset
Acknowledgment
Note 1
Program counter (PC)
The contents of the
reset vector table
(0000H, 0001H) are
set.
Stack pointer (SP)
Undefined
Program status word (PSW)
02H
Data memory
Undefined
Note 2
RAM
General-purpose registers
Undefined
Note 2
Port registers (P0 to P7, P12 to P14) (output latches)
00H
Port mode registers (PM0 to PM7, PM12, PM14)
FFH
Pull-up resistor option registers (PU0, PU1, PU3 to PU5, PU7, PU12, PU14)
00H
Internal expansion RAM size switching register (IXS)
0CH
Note 3
Internal memory size switching register (IMS)
CFH
Note 3
Memory bank select register (BANK)
00H
Clock operation mode select register (OSCCTL)
00H
Processor clock control register (PCC)
01H
Internal oscillation mode register (RCM)
80H
Main OSC control register (MOC)
80H
Main clock mode register (MCM)
00H
Oscillation stabilization time counter status register (OSTC)
00H
Oscillation stabilization time select register (OSTS)
05H
Timer counters 00, 01 (TM00, TM01)
0000H
Capture/compare registers 000, 010, 001, 011 (CR000, CR010, CR001, CR011)
0000H
Mode control registers 00, 01 (TMC00, TMC01)
00H
Prescaler mode registers 00, 01 (PRM00, PRM01)
00H
Capture/compare control registers 00, 01 (CRC00, CRC01)
00H
16-bit timer/event
counters 00, 0
Note 4
Timer output control registers 00, 01 (TOC00, TOC01)
00H
Notes 1.
During reset signal generation or oscillation stabilization time wait, only the PC contents among the
hardware statuses become undefined. All other hardware statuses remain unchangeh