APPENDIX D REVISION HISTORY
Preliminary User’s Manual U17260EJ3V1UD
642
(7/7)
Page Description
CHAPTER 25 OPTION BYTE
p. 554
Modification of description in
25.1 Functions of Option Bytes
pp. 555, 556
Modification of
Note
in and addition of setting of area 0081H/1081H to 0084H/1084H to
Figure 25-1 Format
of Option Byte
p. 557
Modification of description example of software for setting the option bytes
CHAPTER 26 FLASH MEMORY
p. 558
Addition of
Caution
to
Figure 26-1 Format of Internal Memory Size Switching Register (IMS)
p. 560
Addition of
Caution
to
Figure 26-2 Format of Internal Expansion RAM Size Switching Register (IXS)
p. 562
Modification of value of V
DD
in
Figure 26-3 Example of Wiring Adapter for Flash Memory Writing in 3-
Wire Serial I/O (CSI10) Mode
p. 563
Modification of value of V
DD
in
Figure 26-4 Example of Wiring Adapter for Flash Memory Writing in
UART (UART6) Mode
pp. 564, 565
Modification of transfer rate in
(1) CSI10
and
(2) UART6
in
26.5
p. 570
Modification of transfer rate in Speed column of
Table 26-7 Communication Modes
p. 572
Addition of
26.8 Security Settings
p. 576
Modification of
26.9.1 Boot swap function
p. 577
Modification of
Figure 26-18 Boot Swap Function
CHAPTER 27 ON-CHIP DEBUG FUNCTION (
µ
PD78F0537D ONLY)
p. 578
Revision of chapter
CHAPTER 29 ELECTRICAL SPECIFICATIONS (TARGET)
p. 593
Revision of chapter
CHAPTER 30 PACKAGE DRAWINGS
pp. 612 to 616
Addition of package drawing
CHAPTER 31 CAUTIONS FOR WAIT
p. 618
Modification of <Conditions for maximum/minimum number of wait clocks> of A/D converter in
Table 31-1
Registers That Generate Wait and Number of CPU Wait Clocks
APPENDIX A DEVELOPMENT TOOLS
p. 621
Addition of
(2) When using the on-chip debug emulator QB-78K0MINI
to
Figure A-1 Development Tool
Configuration
p. 625
Addition of
A.5.2 When using on-chip debug emulator QB-78K0MINI
APPENDIX B NOTES ON TARGET SYSTEM DESIGN
p. 626
Addition of chapter
APPENDIX D REVISION HISTORY
p. 636
Addition of chapter