CHAPTER 3 CPU ARCHITECTURE
Preliminary User’s Manual U17260EJ3V1UD
60
Figure 3-9. Correspondence Between Data Memory and Addressing (
µ
PD78F0531)
SFR addressing
Direct addressing
Register indirect addressing
Based addressing
Based indexed addressing
Special function registers
(SFR)
256 x 8 bits
Internal high-speed RAM
768 x 8 bits
General-purpose
registers
32 x 8 bits
Reserved
Flash memory
16384 x 8 bits
F F F F H
F F 0 0 H
F E F F H
F E E 0 H
F E D F H
F C 0 0 H
F B F F H
4 0 0 0 H
3 F F F H
0 0 0 0 H
F F 2 0 H
F F 1 F H
F E 2 0 H
F E 1 F H
Register addressing
Short direct
addressing