CHAPTER 22 RESET FUNCTION
Preliminary User’s Manual U17260EJ3V1UD
525
Table 22-1. Operation Statuses During Reset Period
Item
During Reset Period
System clock
Clock supply to the CPU is stopped.
f
RH
Operation
stopped
f
X
Operation stopped (pin is I/O port mode)
Main system clock
f
EXCLK
Clock input invalid (pin is I/O port mode)
f
XT
Operation stopped (pin is I/O port mode)
Subsystem clock
f
EXCLKS
Clock input invalid (pin is I/O port mode)
f
RL
CPU
Flash memory
RAM
Operation stopped
Port (latch)
00
16-bit timer/event
counter
01
Note
50
8-bit timer/event
counter
51
H0
8-bit timer
H1
Watch timer
Watchdog timer
Clock output
Buzzer output
A/D converter
UART0
UART6
CSI10
CSI11
Note
Serial interface
IIC0
Multiplier/divider
Note
Operation stopped
Power-on-clear function Operable
Low-voltage detection function
External interrupt
Operation stopped
Note
µ
PD78F0534, 78F0535, 78F0536, 78F0537, and 78F0537D only.
Remark
f
RH
:
Internal high-speed oscillation clock
f
X
:
X1 oscillation clock
f
EXCLK
:
External main system clock
f
XT
: XT1
oscillation
clock
f
EXCLKS
: External subsystem clock
f
RL
:
Internal low-speed oscillation clock