APPENDIX D REVISION HISTORY
Preliminary User’s Manual U17260EJ3V1UD
639
(4/7)
Page Description
p. 314
Modification of
Table 13-3 Setting Functions of ANI0/P20 to ANI7/P27 Pins
p. 315
Modification of
13.4.1 Basic operations of A/D converter
p. 316
Modification of description in
Figure 13-11 Basic Operation of A/D Converter
p. 317
Modification of expression in
13.4.2 Input voltage and conversion results
pp. 318, 319
Modification of description in
13.4.3 A/D converter operation mode
pp. 322, 323, 325
Modification of the description of the following items in
13.6 Cautions for A/D Converter
(1) Operating current in STOP mode
(4) Noise countermeasures
(6) Input impedance of ANI0 to ANI7 pins
(11) Internal equivalent circuit
CHAPTER 14 SERIAL INTERFACE UART0
p. 326
Addition of maximum transfer rate and
Caution 4
to
14.1 (2) Asynchronous serial interface (UART) mode
p. 329
Addition of
Caution 1
to
14.2 (3) Transmit shift register 0 (TXS0)
p. 331
Addition of
Caution 5
to
Figure 14-2 Format of Asynchronous Serial Interface Operation Mode Register
0 (ASIM0)
p. 332
Modification of description in
14.3 (2) Asynchronous serial interface reception error status register 0
(ASIS0)
p. 340
Modification of
Caution 1
in
Figure 14-9 Reception Completion Interrupt Request Timing
p. 343
Addition of
Table 14-4 Set Value of TPS01 and TPS00
CHAPTER 15 SERIAL INTERFACE UART6
p. 347
Addition of maximum transfer rate and
Cautions 4
and
5
to
15.1 (2) Asynchronous serial interface
(UART) mode
p. 348
Modification of
Figure 15-1 LIN Transmission Operation
p. 349
Modification of
Figure 15-2 LIN Reception Operation
p. 353
Addition of
Caution 3
to
15.2 (3) Transmit buffer register 6 (TXB6)
p. 355
Addition of
Cautions 4
and
5
to
Figure 15-5 Format of Asynchronous Serial Interface Operation Mode
Register 6 (ASIM6
)
p. 356
Modification of description in
15.3 (2) Asynchronous serial interface reception error status register 6
(ASIS6)
p. 361
Addition of
Caution 6
to
Figure 15-10 Format of Asynchronous Serial Interface Control Register 6
(ASICL6)
p. 362
Modification of description in
15.3 (7) Input switch control register (ISC)
p. 373
Modification of
Caution 1
in
15.4.2 (2) (e) Normal reception
CHAPTER 16 SERIAL INTERFACE CSI10, CSI11
p. 385
Modification of
Figure 16-1 Block Diagram of Serial Interface CSI10
p. 386
Modification of
Figure 16-2 Block Diagram of Serial Interface CSI11
p. 386
Modification of
Caution 2
in
16.2 (1) Transmit buffer register 1n (SOTB1n)
p. 387
Modification of
Caution 2
in
16.2 (2) Serial I/O shift register 1n (SIO1n)
p. 388
Modification of
Note 2
in
Figure 16-3 Format of Serial Operation Mode Register 10 (CSIM10)
p. 389
Modification of
Note 2
in
Figure 16-4 Format of Serial Operation Mode Register 11 (CSIM11)
p. 390
Modification of
Caution 2
in
Figure 16-5 Format of Serial Clock Selection Register 10 (CSIC10)
p. 391
Modification of
Caution 2
in
Figure 16-6 Format of Serial Clock Selection Register 11 (CSIC11)
p. 393
Modification of
Note 1
of CSIM10 and CSIM11 in
16.4.1 (1) Register used