CHAPTER 8 8-BIT TIMER/EVENT COUNTERS 50 AND 51
Preliminary User’s Manual U17260EJ3V1UD
249
Figure 8-6. Format of Timer Clock Selection Register 51 (TCL51)
Address: FF8CH After reset: 00H R/W
Symbol
7 6 5 4 3 2 1 0
TCL51 0 0 0 0 0
TCL512
TCL511
TCL510
Count clock selection
TCL512 TCL511 TCL510
f
PRS
=
2 MHz
f
PRS
=
5 MHz
f
PRS
=
10 MHz
f
PRS
=
20 MHz
0
0
0
TI51 pin falling edge
0
0
1
TI51 pin rising edge
0 1 0
f
PRS
2 MHz
5 MHz
10 MHz
20 MHz
0 1 1
f
PRS
/2
1 MHz
2.5 MHz
5 MHz
10 MHz
1 0 0
f
PRS
/2
4
125 kHz
312.5 kHz
625 kHz
1.25 MHz
1 0 1
f
PRS
/2
6
31.25 kHz
78.13 kHz
156.25 kHz 312.5 kHz
1 1 0
f
PRS
/2
8
7.81 kHz
19.53 kHz
39.06 kHz
78.13 kHz
1 1 1
f
PRS
/2
12
0.49 kHz
1.22 kHz
2.44 kHz
4.88 kHz
Cautions 1. When rewriting TCL51 to other data, stop the timer operation beforehand.
2. Be sure to clear bits 3 to 7 to 0.
Remark
f
PRS
: Peripheral hardware clock frequency