CHAPTER 1 OUTLINE
Preliminary User’s Manual U17260EJ3V1UD
25
Pin Identification
ANI0 to ANI7:
Analog input
AV
REF
:
Analog reference voltage
AV
SS
: Analog
ground
BUZ: Buzzer
output
EV
DD
:
Power supply for port
EV
SS
:
Ground for port
EXCLK:
External clock input
(main system clock)
EXCLKS:
External clock input
(subsystem
clock)
EXLVI:
External potential input
for
low-voltage
detector
EXSCL0:
External serial clock input
FLMD0:
Flash programming mode
INTP0 to INTP7: External interrupt input
KR0 to KR7:
Key return
OCD0A
Note1
,
OCD0B
Note1
,
OCD1A
Note1
,
OCD1B
Note1
:
On chip debug input/output
P00 to P06:
Port 0
P10 to P17:
Port 1
P20 to P27:
Port 2
P30 to P33:
Port 3
P40 to P43:
Port 4
P50 to P53:
Port 5
P60 to P63:
Port 6
P70 to P77:
Port 7
P120 to P124:
Port 12
P130: Port
13
P140, P141:
Port 14
PCL:
Programmable clock output
REGC Regulator
capacitance
RESET: Reset
RxD0, RxD6:
Receive data
SCK10, SCK11
Note2
,
SCL0:
Serial clock input/output
SDA0:
Serial data input/output
SI10, SI11
Note2
:
Serial data input
SO10, SO11
Note2
:
Serial data output
SSI11
Note2
: Serial
interface
chip select input
TI000, TI010,
TI001
Note2
, TI011
Note2
,
TI50, TI51:
Timer input
TO00, TO01
Note2
,
TO50, TO51,
TOH0, TOH1:
Timer output
TxD0, TxD6:
Transmit data
V
DD
: Power
supply
V
SS
: Ground
X1, X2:
Crystal oscillator (main system clock)
XT1, XT2:
Crystal oscillator (subsystem clock)
Notes 1.
µ
PD78F0537D (product with on-chip debug function) only
2.
µ
PD78F0534, 78F0535, 78F0536, 78F0537, 78F0537D only