CHAPTER 12 CLOCK OUTPUT/BUZZER OUTPUT CONTROLLER
Preliminary User’s Manual U17260EJ3V1UD
302
Figure 12-2. Format of Clock Output Selection Register (CKS)
Address: FF40H After reset: 00H R/W
Symbol
<7> 6 5 <4> 3 2 1 0
CKS
BZOE BCS1 BCS0 CLOE CCS3 CCS2 CCS1 CCS0
BZOE
BUZ output enable/disable specification
0
Clock division circuit operation stopped. BUZ fixed to low level.
1
Clock division circuit operation enabled. BUZ output enabled.
BUZ output clock selection
BCS1
BCS0
f
PRS
= 10 MHz
f
PRS
= 20 MHz
0
0
f
PRS
/2
10
9.77 kHz
19.54 kHz
0
1
f
PRS
/2
11
4.88 kHz
9.77 kHz
1
0
f
PRS
/2
12
2.44 kHz
4.88 kHz
1
1
f
PRS
/2
13
1.22 kHz
2.44 kHz
CLOE
PCL output enable/disable specification
0
Clock division circuit operation stopped. PCL fixed to low level.
1
Clock division circuit operation enabled. PCL output enabled.
PCL output clock selection
CCS3 CCS2 CCS1 CCS0
f
SUB
=
32.768 kHz
f
PRS
=
10 MHz
f
PRS
=
20 MHz
0 0 0 0
f
PRS
Note 1
10 MHz
Setting
prohibited
Note 2
0 0 0 1
f
PRS
/2
5 MHz
10 MHz
0 0 1 0
f
PRS
/2
2
2.5 MHz
5 MHz
0 0 1 1
f
PRS
/2
3
1.25 MHz
2.5 MHz
0 1 0 0
f
PRS
/2
4
625 kHz
1.25 MHz
0 1 0 1
f
PRS
/2
5
312.5 kHz
625 kHz
0 1 1 0
f
PRS
/2
6
156.25 kHz
312.5 kHz
0 1 1 1
f
PRS
/2
7
−
78.125 kHz
156.25 kHz
1 0 0 0
f
SUB
32.768
kHz
−
Other than above
Setting prohibited
Notes 1.
If the peripheral hardware clock operates on the internal high-speed oscillation clock when 1.8 V
≤
V
DD
< 2.7 V, setting CCS3 = CCS2 = CCS1 = CCS0 = 0 (output clock of PCL: f
PRS
) is prohibited.
2.
The
PCL output clock prohibits settings if they exceed 10 MHz.
Cautions 1. Set BCS1 and BCS0 when the buzzer output operation is stopped (BZOE = 0).
2. Set CCS3 to CCS0 while the clock output operation is stopped (CLOE = 0).
Remarks 1.
f
PRS
: Peripheral hardware clock frequency
2.
f
SUB
: Subsystem clock frequency