Preliminary User’s Manual U17260EJ3V1UD
578
CHAPTER 27 ON-CHIP DEBUG FUNCTION (
µ
PD78F0537D ONLY)
The
µ
PD78F0537D uses the V
DD
, FLMD0, RESET, OCD0A/X1 (or OCD1A/P31), OCD0B/X2 (or OCD1B/P32), and
V
SS
pins to communicate with the host machine via an on-chip debug emulator (QB-78K0MINI). Whether OCD0A/X1
and OCD1A/P31, or OCD0B/X2 and OCD1B/P32 are used can be selected.
Caution The
µ
PD78F0537D has an on-chip debug function. Do not use this product for mass production
because its reliability cannot be guaranteed after the on-chip debug function has been used,
given the issue of the number of times the flash memory can be rewritten. NEC Electronics does
not accept complaints concerning this product.
Figure 27-1. Connection Example of QB-78K0MINI and
µ
PD78F0537D
(When OCD0A/X1 and OCD0B/X2 Are Used)
V
DD
PD78F0537D
P31
FLMD0
OCD0A/X1
OCD0B/
X2
Target reset
RESET_IN
X2
X1
FLMD0
RESET
V
DD
RESET_OUT
GND
QB-78K0MINI target connector
GND
Note
Note
µ
Note
Make pull-down resistor 470
Ω
or more.
Cautions 1. Input the clock from the OCD0A/X1 pin during on-chip debugging.
2. Control the OCD0A/X1 and OCD0B/X2 pins by externally pulling down the OCD1A/P31 pin or
by using an external circuit using the P130 pin (that outputs a low level when the device is
reset).