Figure 1.
Intel Agilex Configuration Interfaces
nCONFIG
nSTATUS
CONF_DONE
INIT_DONE
OSC_CLK_1
MSEL[2:0]
TCK
TDO
TMS
TDI
DIRECT_TO_FACTORY
VCCFUSEWR_SDM
VCCBAT
Intel Agilex FPGA
Avalon-ST x8
CvP
AS x4 (QSPI)
Configuration
Control
JTAG
Remote
System
Update (RSU)
Security
PWRMGT_SDA
PWRMGT_SCL
PWRMGT_ALERT
SmartVID
Select
One
Avalon-ST x16 or x32
Legend
Fixed Pins
GPIO and Dual Purpose
Configuration Specific or Dedicated
Power Rails
This user guide discusses most of the interfaces shown in the figure. Refer to the separate Intel Agilex Configuration via
Protocol (CvP) Implementation User Guide and Intel Agilex Power Management User Guide for more information about those
features.
Related Information
•
on page 28
•
Intel Agilex Power Management User Guide
•
Intel Agilex Configuration via Protocol (CvP) Implementation User Guide
1.1.2. Intel Download Cables Supporting Configuration in Intel Agilex Devices
Intel provides the following cables to download your design to the Intel Agilex device on the PCB. Download cables support
prototyping activity by providing detailed debug messages via Intel Quartus Prime Programmer. You must use Intel download
cables for advanced debugging using the Signal Tap logic analyzer or the System Console tools.
1. Intel
®
Agilex
™
Configuration User Guide
683673 | 2021.10.29
Intel
®
Agilex
™
Configuration User Guide
10