![Intel Agilex Series Configuration User Manual Download Page 128](http://html1.mh-extra.com/html/intel/agilex-series/agilex-series_configuration-user-manual_2071592128.webp)
3.3.2.1. JTAG Single-Device Configuration using Download Cable Connections
Figure 51.
Connection Setup for JTAG Single-Device Configuration using Download Cable
Intel FPGA
nCONFIG
nSTATUS
CONF_DONE
INIT_DONE
OSC_CLK_1
MSEL[2:0]
TCK
TDO
TDI
TMS
Configuration
Control Signals
JTAG
Configuration
Pins
Optional
Monitoring
To JTAG
Header or
JTAG Chain
10kΩ
MSEL
V
CCIO_SDM
3
Pin 1
Download cable 10 pin male header (JTAG mode)
R
UP
R
DN
R
UP
TCK
TDO
TMS
OPEN
TDI
GND
VCCIO_SDM
OPEN
OPEN
GND
G
ND
V
CCIO_SDM
10kΩ
Resistor values can vary between 1 k
Ω
to 10 k
Ω
.
Perform signal integrity analysis to select
the resistor value for your setup.
3. Intel Agilex Configuration Schemes
683673 | 2021.10.29
Intel
®
Agilex
™
Configuration User Guide
128