![Intel Agilex Series Configuration User Manual Download Page 63](http://html1.mh-extra.com/html/intel/agilex-series/agilex-series_configuration-user-manual_2071592063.webp)
Figure 19.
Connections for Avalon-ST x32 Single-Device Configuration
Intel FPGA
nCONFIG
nSTATUS
CONF_DONE
INIT_DONE
OSC_CLK_1
MSEL[2:0]
AVST_DATA [31:0]
AVST_VALID
AVST_READY
AVST_CLK
Configuration
Data Signals
Configuration
Control Signals
Non-Volatile Memory Interface
External Non-Volatile Memory
Access Port
.rbf or .pof
CPLD / FPGA
External Host
fpga_clk
fpga_ready
fpga_valid
fpga_conf_done
fpga_nstatus
fpga_nconfig
fpga_data [31:0]
10kΩ
MSEL
V
CCIO_SDM
32
3
External Clock Source (Optional)
(2)
(1)
Parallel Flash Loader II IP
or
Microprocessor
or
Custom Logic
10kΩ
V
CCIO_SDM
3. Intel Agilex Configuration Schemes
683673 | 2021.10.29
Intel
®
Agilex
™
Configuration User Guide
63