26 LCD CONTROLLER (LCDC)
26-8
Seiko Epson Corporation
S1C33L26 TECHNICAL MANUAL
FPFRAME
FPLINE
FPDRDY (MOD)
FPDAT[7:4]
FPLINE
FPDRDY (MOD)
FPSHIFT
FPDAT7
FPDAT6
FPDAT5
FPDAT4
Line 1
1-1
1-5
1-317
1-2
1-6
1-318
1-3
1-7
1-319
1-4
1-8
1-320
Line 2
Line 3
Line 1
Line 2
Line 4
Line 239 Line 240
VDP
VNDP
VT
HDP
HNDP
HT
*
Diagram drawn with 2 FPLINE vertical blank period
Example timing for a 320
×
240 panel
For this timing diagram FPSMASK is set to 1
5.2.2 4-bit Single Monochrome Panel Timing Chart (Example)
Figure 26.
FPFRAME
FPLINE
FPDRDY (MOD)
FPDAT[7:0]
FPLINE
FPDRDY (MOD)
FPSHIFT
FPDAT7
FPDAT6
FPDAT5
FPDAT4
FPDAT3
FPDAT2
FPDAT1
FPDAT0
Line 1
1-1
1-9
1-313
1-2
1-10
1-314
1-3
1-11
1-315
1-4
1-12
1-316
1-5
1-13
1-317
1-6
1-14
1-318
1-7
1-15
1-319
1-8
1-16
1-320
Line 2
Line 3
Line 1
Line 2
Line 4
Line 239 Line 240
VDP
VNDP
VT
HDP
HNDP
HT
*
Diagram drawn with 2 FPLINE vertical blank period
Example timing for a 320
×
240 panel
For this timing diagram FPSMASK is set to 1
5.2.3 8-bit Single Monochrome Panel Timing Chart (Example)
Figure 26.