1 OVERVIEW
S1C33L26 TECHNICAL MANUAL
Seiko Epson Corporation
1-17
No.
Pin name
I/O
Description
Pin No.
PWR
DC characteristics
TQFP15
128
TQFP24
144
PFBGA
180
Input
Output
PU/PD
25 P80
I/o I/O port (default)
52
57
N9
P2
LVCMOS
Schmitt
Type 1 100k PUc
(dis)
FPFRAME
o LCD frame clock output
USIL_CS
i/o USIL slave select input, data input/output,
or LCD control signal output
(see Table 1.3.2.9.)
26 P81
I/o I/O port (default)
53
58
M9
P2
LVCMOS
Schmitt
Type 1 100k PUc
(dis)
FPLINE
o LCD line clock output
USIL_CK
i/o USIL clock input/output or LCD control
signal output (see Table 1.3.2.9.)
27 P82
I/o I/O port (default)
54
59
P10
FPSHIFT
o LCD shift clock output
USIL_DI
i/o USIL data input/output or LCD control
signal output (see Table 1.3.2.9.)
28 P83
I/o I/O port (default)
55
60
N10
FPDRDY
o LCD DRDY/MOD signal output
USIL_DO
o USIL data output or LCD control signal
output (see Table 1.3.2.9.)
29 P90
I/o I/O port (default)
56
63
P11
FPDAT0
o LCD data output
LCD_D0
i/o USIL LCD data input/output
SIN0
i FSIO Ch.0 data input (see Table 1.3.2.10.)
30 P91
I/o I/O port (default)
57
64
N11
FPDAT1
o LCD data output
LCD_D1
i/o USIL LCD data input/output
SOUT0
o FSIO Ch.0 data output (see Table 1.3.2.10.)
31 P92
I/o I/O port (default)
59
66
M11
FPDAT2
o LCD data output
LCD_D2
i/o USIL LCD data input/output
SCLK0
i/o FSIO Ch.0 clock input/output (see Table
1.3.2.10.)
32 P93
I/o I/O port (default)
60
67
P12
FPDAT3
o LCD data output
LCD_D3
i/o USIL LCD data input/output
#SRDY0
i/o FSIO Ch.0 ready signal input/output (see
Table 1.3.2.10.)
33 P94
I/o I/O port (default)
61
68
N12
FPDAT4
o LCD data output
LCD_D4
i/o USIL LCD data input/output
34 P95
I/o I/O port (default)
62
69
M12
FPDAT5
o LCD data output
LCD_D5
i/o USIL LCD data input/output
35 P96
I/o I/O port (default)
63
71
P13
FPDAT6
o LCD data output
LCD_D6
i/o USIL LCD data input/output
36 P97
I/o I/O port (default)
64
72
N13
FPDAT7
o LCD data output
LCD_D7
i/o USIL LCD data input/output
37 PA0
I/o I/O port (default)
–
12
F3
P2
LVCMOS
Schmitt
Type 2 50k PUs
(dis)
SIN1
i FSIO Ch.1 data input (see Table 1.3.2.10.)
FPDAT16
o LCD data output
FPDAT20
o LCD data output
38 PA1
I/o I/O port (default)
–
13
F2
P2
LVCMOS
Schmitt
Type 2 50k PUs
(en)
SOUT1
o FSIO Ch.1 data output (see Table 1.3.2.10.)
FPDAT17
o LCD data output
FPDAT21
o LCD data output
39 PA2
I/o I/O port (default)
–
28
K2
P2
LVCMOS
Schmitt
Type 2 100k PUs
(dis)
SCLK1
i/o FSIO Ch.1 clock input/output (see Table
1.3.2.10.)
FPDAT18
o LCD data output
FPDAT22
o LCD data output