1 OVERVIEW
1-16
Seiko Epson Corporation
S1C33L26 TECHNICAL MANUAL
No.
Pin name
I/O
Description
Pin No.
PWR
DC characteristics
TQFP15
128
TQFP24
144
PFBGA
180
Input
Output
PU/PD
9 P10
I/o I/O port (default)
9
9
E3
P2
LVCMOS
Schmitt
Type 1 100k PUc
(dis)
USIL_DI
i/o USIL data input/output or LCD control
signal output (see Table 1.3.2.9.)
FPDAT8
o LCD data output
10 P11
I/o I/O port (default)
10
10
E2
USIL_DO
o USIL data output or LCD control signal
output (see Table 1.3.2.9.)
FPDAT9
o LCD data output
11 P12
I/o I/O port (default)
11
11
E1
USIL_CS
i/o USIL slave select input, data input/output,
or LCD control signal output
(see Table 1.3.2.9.)
FPDAT10
o LCD data output
T16A_ATMA_1 i/o T16A5 Ch.1 capture A signal input/
compare A signal output
12 P13
I/o I/O port (default)
12
14
F1
USIL_CK
i/o USIL clock input/output or LCD control
signal output (see Table 1.3.2.9.)
FPDAT11
o LCD data output
T16A_ATMB_1 i/o T16A5 Ch.1 capture B signal input/
compare B signal output
13 P14
I/o I/O port (default)
13
15
G4
FPDAT19
o LCD data output
FPDAT12
o LCD data output
CMU_CLK
o CMU clock external output
14 P30
I/o I/O port (default)
18
20
H2
TFT_CTL0
o LCDC TFT I/F control signal 0 output
T16A_ATMA_0 i/o T16A5 Ch.0 capture A signal input/
compare A signal output
15 P31
I/o I/O port (default)
19
21
H1
TFT_CTL1
o LCDC TFT I/F control signal 1 output
T16A_ATMB_0 i/o T16A5 Ch.0 capture B signal input/
compare B signal output
16 P32
I/o I/O port (default)
20
22
H3
P2
LVCMOS
Schmitt
Type 3 100k PUc
(dis)
TFT_CTL2
o LCDC TFT I/F control signal 2 output
REMC_O
o REMC transmit signal output
17 P33
I/o I/O port (default)
21
23
J3
P2
LVCMOS
Schmitt
Type 1 100k PUc
(dis)
TFT_CTL3
o LCDC TFT I/F control signal 3 output
REMC_I
i REMC receive signal input
18 P60
I/o I/O port (default)
69
77
L13
P2
LVCMOS
Schmitt
Type 1 100k PUc
(en)
#WAIT
i Wait cycle request input
WDT_CLK
o Watchdog timer clock output
#WDT_NMI
o Watchdog timer NMI signal output
19 P70
I Input port (default)
44
49
P6
P4
LVCMOS
–
100k PUc
(dis)
AIN0
i ADC10 Ch.0 analog input
Analog
T16A_EXCL_0
i T16A5 Ch.0/WDT external clock input
LVCMOS
20 P71
I Input port (default)
43
48
N6
P4
LVCMOS
–
100k PUc
(dis)
AIN1
i ADC10 Ch.1 analog input
Analog
T16A_EXCL_1
i T16A5 Ch.1 external clock input
LVCMOS
21 P72
I Input port (default)
42
47
P5
P4
LVCMOS
–
100k PUc
(dis)
AIN2
i ADC10 Ch.2 analog input
Analog
PWM_EXCL
i T16P external clock input
LVCMOS
22 P73
I Input port (default)
41
46
N5
P4
LVCMOS
–
100k PUc
(dis)
AIN3
i ADC10 Ch.3 analog input
Analog
23 P74
I Input port (default)
40
45
P4
P4
LVCMOS
–
100k PUc
(dis)
AIN4
i ADC10 Ch.4 analog input
Analog
24 P75
I Input port (default)
39
44
N4
P4
LVCMOS
–
100k PUc
(en)
AIN5
i ADC10 Ch.5 analog input
Analog
#WAIT
i Wait cycle request input
LVCMOS
#ADTRIG
i ADC10 trigger input
LVCMOS