15 16-BIT PWM TIMER (T16A5)
15-16
Seiko Epson Corporation
S1C33L26 TECHNICAL MANUAL
T16A5 Ch.
x
Comparator/Capture Interrupt Enable Registers (T16A_IEN
x
)
Register name Address
Bit
Name
Function
Setting
Init. R/W
Remarks
T16A5 Ch.
x
Comparator/
Capture
Interrupt Enable
Register
(T16A_IEN
x
)
0x30118a
0x30119a
(16 bits)
D15–6 –
reserved
–
–
–
0 when being read.
D5
CAPBOWIE Capture B overwrite interrupt enable 1 Enable
0 Disable
0
R/W
D4
CAPAOWIE Capture A overwrite interrupt enable 1 Enable
0 Disable
0
R/W
D3
CAPBIE
Capture B interrupt enable
1 Enable
0 Disable
0
R/W
D2
CAPAIE
Capture A interrupt enable
1 Enable
0 Disable
0
R/W
D1
CBIE
Compare B interrupt enable
1 Enable
0 Disable
0
R/W
D0
CAIE
Compare A interrupt enable
1 Enable
0 Disable
0
R/W
D[15:6] Reserved
D5
CAPBOWIE: Capture B Overwrite Interrupt Enable Bit
Enables or disables capture B overwrite interrupts.
1 (R/W): Interrupt enabled
0 (R/W): Interrupt disabled (default)
Setting CAPBOWIE to 1 enables capture B overwrite interrupt requests to the ITC. Setting it to 0 dis-
ables interrupts.
D4
CAPAOWIE: Capture A Overwrite Interrupt Enable Bit
Enables or disables capture A overwrite interrupts.
1 (R/W): Interrupt enabled
0 (R/W): Interrupt disabled (default)
Setting CAPAOWIE to 1 enables capture A overwrite interrupt requests to the ITC. Setting it to 0 dis-
ables interrupts.
D3
CAPBIE: Capture B Interrupt Enable Bit
Enables or disables capture B interrupts.
1 (R/W): Interrupt enabled
0 (R/W): Interrupt disabled (default)
Setting CAPBIE to 1 enables capture B interrupt requests to the ITC. Setting it to 0 disables interrupts.
D2
CAPAIE: Capture A Interrupt Enable Bit
Enables or disables capture A interrupts.
1 (R/W): Interrupt enabled
0 (R/W): Interrupt disabled (default)
Setting CAPAIE to 1 enables capture A interrupt requests to the ITC. Setting it to 0 disables interrupts.
D1
CBIE: Compare B Interrupt Enable Bit
Enables or disables compare B interrupts.
1 (R/W): Interrupt enabled
0 (R/W): Interrupt disabled (default)
Setting CBIE to 1 enables compare B interrupt requests to the ITC. Setting it to 0 disables interrupts.
D0
CAIE: Compare A Interrupt Enable Bit
Enables or disables compare A interrupts.
1 (R/W): Interrupt enabled
0 (R/W): Interrupt disabled (default)
Setting CAIE to 1 enables compare A interrupt requests to the ITC. Setting it to 0 disables interrupts.
T16A5 Ch.
x
Comparator/Capture Interrupt Flag Registers (T16A_IFLG
x
)
Register name Address
Bit
Name
Function
Setting
Init. R/W
Remarks
T16A5 Ch.
x
Comparator/
Capture
Interrupt Flag
Register
(T16A_IFLG
x
)
0x30118c
0x30119c
(16 bits)
D15–6 –
reserved
–
–
–
0 when being read.
D5
CAPBOWIF Capture B overwrite interrupt flag 1 Cause of
interrupt
occurred
0 Cause of
interrupt not
occurred
0
R/W Reset by writing 1.
D4
CAPAOWIF Capture A overwrite interrupt flag
0
R/W
D3
CAPBIF
Capture B interrupt flag
0
R/W
D2
CAPAIF
Capture A interrupt flag
0
R/W
D1
CBIF
Compare B interrupt flag
0
R/W
D0
CAIF
Compare A interrupt flag
0
R/W